电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK2049-03SI

产品描述Communications Clock PLLs
文件大小92KB,共12页
制造商ICS ( IDT )
官网地址http://www.icst.com
下载文档 选型对比 全文预览

MK2049-03SI概述

Communications Clock PLLs

文档预览

下载PDF文档
MK2049-02/03
Communications Clock PLLs
Description
The MK2049-02 and MK2049-03 are Phase-
Locked Loop (PLL) based clock synthesizers that
accept multiple input frequencies. With an 8 kHz
clock input as a reference, the MK2049-02/03
generate T1, E1, T3, E3, ISDN, xDSL, and other
communications frequencies. This allows for the
generation of clocks frequency-locked and phase-
locked to an 8 kHz backplane clock, simplifying
clock synchronization in communications systems.
The MK2049-02/03 can also accept a T1, E1, T3,
or E3 input clock and provide the same output for
loop timing. All outputs are frequency-locked
together and to the input.
These parts also have a jitter-attenuated buffer
capability. In this mode, the MK2049-02/03 are
ideal for filtering jitter from 27 MHz video clocks
or other clocks with high jitter.
ICS/MicroClock can customize these devices for
many other different frequencies. Contact your
ICS/MicroClock representative for more details.
Features
• Packaged in 20 pin SOIC
• Fixed input-output phase relationship on most
clock selections
• Meets the TR62411, ETS300 011, and GR-1244
specification for MTIE, Pull-in/Hold-in Range,
Phase Transients, and Jitter Generation for
Stratum 3, 4, and 4E
• Accept multiple inputs: 8 kHz backplane clock,
Loop Timing frequencies, or 10-28 MHz
• Lock to 8 kHz ±100 ppm (External mode)
• Buffer Mode allows jitter attenuation of
10–28 MHz input and x1/x0.5 or x2/x4 outputs
• Exact internal ratios enable zero ppm error
• Output clock rates include T1, E1, T3, E3, ISDN,
xDSL, and OC3 submultiples
• 5 V ±5% operation. Refer to MK2049-34 for 3.3 V
Block Diagram
VDD
4
GND
3
RESET
FS3:0
4
PLL
Clock
Synthesis,
Control, and
Jitter
Attenuation
Circuitry
Output
Buffer
Output
Buffer
Output
Buffer
CAP1
CLK1
Clock
Input
Reference
X1
Crystal
Crystal
Oscillator
X2
External/
Loop Timing
Mux
CLK2
CAP2
CLK3
8 kHz
(External
Mode only)
1
Revision 040601
Integrated Circuit Systems, Inc. • 525 Race Street • San Jose • CA • 95126 • (408)295-9800tel• www.icst.com
MDS 2049-02/03 B

MK2049-03SI相似产品对比

MK2049-03SI MK2049-03SITR MK2049-03STR MK2049-02STR MK2049-02SI MK2049-03S MK2049-02SITR MK2049-02S MK2049-02
描述 Communications Clock PLLs Communications Clock PLLs Communications Clock PLLs CAPACITOR, 1000UF 450V CAPACITOR, 1000UF 450V; CAPACITANCE:1000UF; VOLTAGE RATING, DC:450V; CAPACITOR DIELECTRIC TYPE:ALUMINIUM ELECTROLYTIC; SERIES:B43456; TEMP, OP. MAX:85(DEGREE C); TEMP, OP. MIN:-25(DEGREE C); TOLERANCE, :20%; RoHS Compliant: Yes Communications Clock PLLs CAPACITOR, 12000UF 450V CAPACITOR, 12000UF 450V; CAPACITANCE:12000UF; VOLTAGE RATING, DC:450V; CAPACITOR DIELECTRIC TYPE:ALUMINIUM ELECTROLYTIC; SERIES:B43456; TEMP, OP. MAX:85(DEGREE C); TEMP, OP. MIN:-25(DEGREE C); TOLERANCE, :20%; RoHS Compliant: Yes Communications Clock PLLs Communications Clock PLLs Communications Clock PLLs

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 691  33  2567  2550  2526  42  30  5  1  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved