电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550CM106M500DG

产品描述VCXO Oscillators SINGLE VCXO 6 PIN 0.5PS RS JTR (NCNR)
产品类别无源元件   
文件大小327KB,共15页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

550CM106M500DG在线购买

供应商 器件名称 价格 最低购买 库存  
550CM106M500DG - - 点击查看 点击购买

550CM106M500DG概述

VCXO Oscillators SINGLE VCXO 6 PIN 0.5PS RS JTR (NCNR)

550CM106M500DG规格参数

参数名称属性值
产品种类
Product Category
VCXO Oscillators
制造商
Manufacturer
Silicon Laboratories
RoHSDetailsutwbqwwwybatueytrvwwwuerqbeucsrzq
频率
Frequency
106.5 MHz
频率稳定性
Frequency Stability
20 PPM
工作电源电压
Operating Supply Voltage
3.3 V
端接类型
Termination Style
SMD/SMT
封装 / 箱体
Package / Case
7 mm x 5 mm
长度
Length
7 mm
高度
Height
1.65 mm
宽度
Width
5 mm
安装风格
Mounting Style
SMD/SMT
产品
Product
VCXO
工厂包装数量
Factory Pack Quantity
1
单位重量
Unit Weight
0.006562 oz

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 508  1302  1460  975  743  11  27  30  20  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved