电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC573AD-Q100J

产品描述Latches 74LVC573AD-Q100/SO20/REEL 13
产品类别逻辑    逻辑   
文件大小706KB,共18页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74LVC573AD-Q100J在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC573AD-Q100J - - 点击查看 点击购买

74LVC573AD-Q100J概述

Latches 74LVC573AD-Q100/SO20/REEL 13

74LVC573AD-Q100J规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SOP
包装说明7.50 MM, PLASTIC, MS-013, SOT163-1, SOP-20
针数20
制造商包装代码SOT163-1
Reach Compliance Codecompliant

文档预览

下载PDF文档
74LVC573A-Q100
Octal D-type transparent latch with 5 V tolerant
inputs/outputs; 3-state
Rev. 1 — 29 January 2013
Product data sheet
1. General description
The 74LVC573A-Q100 consists of eight D-type transparent latches, featuring separate
D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A Latch
Enable (LE) input and an Output Enable (OE) input are common to all internal latches.
When LE is HIGH, data at the Dn inputs enters the latches. In this condition, the latches
are transparent, that is, a latch output changes each time its corresponding D-input
changes. When LE is LOW, the latches store the information that was present at the
D-inputs one set-up time preceding the HIGH-to-LOW transition of LE.
When OE is LOW, the contents of the eight latches are available at the outputs. When OE
is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does
not affect the state of the latches.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be
applied to the outputs. These features allow the use of these devices as translators in
mixed 3.3 V or 5 V applications.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
5 V tolerant inputs/outputs, for interfacing with 5 V logic
Supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
High-impedance when V
CC
= 0 V
Flow-through pinout architecture
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)

74LVC573AD-Q100J相似产品对比

74LVC573AD-Q100J 74LVC573APW-Q100J
描述 Latches 74LVC573AD-Q100/SO20/REEL 13 Latches 74LVC573APW-Q100/TSSOP20/REEL
Brand Name NXP Semiconductor NXP Semiconductor
是否Rohs认证 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦)
零件包装代码 SOP TSSOP2
包装说明 7.50 MM, PLASTIC, MS-013, SOT163-1, SOP-20 4.40 MM, PLASTIC, MO-153, SOT360-1, TSSOP-20
针数 20 20
制造商包装代码 SOT163-1 SOT360-1
Reach Compliance Code compliant compliant

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2328  1863  1085  1238  296  8  40  51  15  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved