电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V424L10YG

产品描述SRAM 512Kx8 ASYNCHRONOUS 3.3V CMOS SRAM
产品类别存储   
文件大小73KB,共9页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V424L10YG在线购买

供应商 器件名称 价格 最低购买 库存  
71V424L10YG - - 点击查看 点击购买

71V424L10YG概述

SRAM 512Kx8 ASYNCHRONOUS 3.3V CMOS SRAM

71V424L10YG规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
Memory Size4 Mbit
Organization512 k x 8
Access Time10 ns
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
Supply Current - Max165 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
SOJ-36
系列
Packaging
Tube
高度
Height
2.2 mm
长度
Length
23.4 mm
Memory TypeSDR
Moisture SensitiveYes
Number of Ports1
工作温度范围
Operating Temperature Range
0 C to + 70 C
工厂包装数量
Factory Pack Quantity
20
类型
Type
Asynchronous
宽度
Width
10.2 mm

文档预览

下载PDF文档
3.3V CMOS Static RAM
4 Meg (512K x 8-Bit)
Features
Description
IDT71V424S
IDT71V424L
512K x 8 advanced high-speed CMOS Static RAM
JEDEC Center Power / GND pinout for reduced noise
Equal access and cycle times
— Commercial and Industrial: 10/12/15ns
Single 3.3V power supply
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
TTL-compatible
Low power consumption via chip deselect
Available in 36-pin, 400 mil plastic SOJ package and
44-pin, 400 mil TSOP.
The IDT71V424 is a 4,194,304-bit high-speed Static RAM organized
as 512K x 8. It is fabricated using high-perfomance, high-reliability CMOS
technology. This state-of-the-art technology, combined with innovative
circuit design techniques, provides a cost-effective solution for high-speed
memory needs.
The IDT71V424 has an output enable pin which operates as fast as
5ns, with address access times as fast as 10ns. All bidirectional inputs and
outputs of the IDT71V424 are TTL-compatible and operation is from a
single 3.3V supply. Fully static asynchronous circuitry is used, requiring
no clocks or refresh for operation.
The IDT71V424 is packaged in a 36-pin, 400 mil Plastic SOJ and 44-
pin, 400 mil TSOP.
Functional Block Diagram
A
0
A
18
ADDRESS
DECODER
4,194,304-BIT
MEMORY ARRAY
I/O
0
- I/O
7
8
I/O CONTROL
8
8
WE
OE
CS
CONTROL
LOGIC
3622 drw 01
SEPTEMBER 2013
1
©2013
Integrated Device Technology, Inc.
DSC-3622/10

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2023  1212  1044  165  1061  41  25  22  4  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved