$GYDQFHG 3RZHU 026)(7
FEATURES
♦
Avalanche Rugged Technology
♦
Rugged Gate Oxide Technology
♦
Lower Input Capacitance
♦
Improved Gate Charge
♦
Extended Safe Operating Area
♦
Lower Leakage Current: 10µA (Max.) @ V
DS
= 100V
♦
Lower R
DS(ON)
: 0.176Ω (Typ.)
IRLR/U120A
BV
DSS
= 100 V
R
DS(on)
= 0.22Ω
I
D
= 8.4 A
D-PAK
2
1
3
1
I-PAK
2
3
1. Gate 2. Drain 3. Source
Absolute Maximum Ratings
Symbol
V
DSS
I
D
I
DM
V
GS
E
AS
I
AR
E
AR
dv/dt
P
D
Characteristic
Drain-to-Source Voltage
Continuous Drain Current (T
C
=25°C)
Continuous Drain Current (T
C
=100°C)
Drain Current-Pulsed
Gate-to-Source Voltage
Single Pulsed Avalanche Energy
Avalanche Current
Repetitive Avalanche Energy
Peak Diode Recovery dv/dt
Total Power Dissipation (T
A
=25°C) *
Total Power Dissipation (T
C
=25°C)
Linear Derating Factor
T
J
, T
STG
T
L
Operating Junction and
Storage Temperature Range
Maximum Lead Temp. for Soldering
Purposes, 1/8
from case for 5-seconds
(2)
(1)
(1)
(3)
(1)
Value
100
8.4
5
29
±20
94
8.4
3.5
6.5
2.5
35
0.28
- 55 to +150
Units
V
A
A
V
mJ
A
mJ
V/ns
W
W
W/°C
°C
300
Thermal Resistance
Symbol
R
θJC
R
θJA
R
θJA
Characteristic
Junction-to-Case
Junction-to-Ambient *
Junction-to-Ambient
Typ.
--
--
--
Max.
3.5
50
110
°C/W
Units
*
When mounted on the minimum pad size recommended (PCB Mount).
Rev. B
©1999 Fairchild Semiconductor Corporation
1
IRLR/U120A
Electrical Characteristics
(T
C
=25°C unless otherwise specified)
Symbol
BV
DSS
∆BV/∆T
J
V
GS(th)
I
GSS
I
DSS
R
DS(on)
g
fs
C
iss
C
oss
C
rss
t
d(on)
t
r
t
d(off)
t
f
Q
g
Q
gs
Q
gd
Characteristic
Drain-Source Breakdown Voltage
Breakdown Voltage Temp. Coeff.
Gate Threshold Voltage
Gate-Source Leakage , Forward
Gate-Source Leakage , Reverse
Drain-to-Source Leakage Current
Static Drain-Source
On-State Resistance
Forward Transconductance
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Total Gate Charge
Gate-Source Charge
Gate-Drain ( Miller ) Charge
Min. Typ. Max. Units
100
--
1.0
--
--
--
--
--
--
--
--
--
--
--
--
--
--
--
--
--
0.01
--
--
--
--
--
--
7.5
340
90
39
5
10
19
9
10.2
1.7
6.0
--
--
2.0
100
-100
10
100
0.22
--
440
115
50
20
30
50
30
15
--
--
nC
ns
pF
µA
Ω
Ω
V
V
nA
1&+$11(/
32:(5 026)(7
Test Condition
V
GS
=0V,I
D
=250µA
V/°C I
D
=250µA
V
GS
=20V
V
GS
=-20V
V
DS
=100V
See Fig 7
V
DS
=5V,I
D
=250µA
V
DS
=80V,T
C
=125°C
V
GS
=5V,I
D
=4.2A
V
DS
=40V,I
D
=4.2A
(4)
(4)
V
GS
=0V,V
DS
=25V,f =1MHz
See Fig 5
V
DD
=50V,I
D
=9.2A,
R
G
=9Ω
See Fig 13
V
DS
=80V,V
GS
=5V,
I
D
=9.2A
(4) (5)
See Fig 6 & Fig 12
(4) (5)
Source-Drain Diode Ratings and Characteristics
Symbol
I
S
I
SM
V
SD
t
rr
Q
rr
Characteristic
Continuous Source Current
Pulsed-Source Current
Diode Forward Voltage
Reverse Recovery Time
Reverse Recovery Charge
(1)
(4)
Min. Typ. Max. Units
--
--
--
--
--
--
--
--
98
0.34
8.4
29
1.5
--
--
A
V
ns
µC
Test Condition
Integral reverse pn-diode
in the MOSFET
T
J
=25°C,I
S
=8.4A,V
GS
=0V
T
J
=25°C,I
F
=9.2A
di
F
/dt=100A/Ωs
(4)
Notes;
(1) Repetitive Rating: Pulse Width Limited by Maximum Junction Temperature
(2) L=2mH, I
AS
=8.4A, V
DD
=25V, R
G
=27
Ω
, Starting T
J
=25°C
(3) I
SD
≤
9.2A, di/dt
≤
300A/µs, V
DD
≤
BV
DSS
, Starting T
J
=25°C
(4) Pulse Test: Pulse Width = 250µs, Duty Cycle
≤
2%
(5) Essentially Independent of Operating Temperature
2
1&+$11(/
32:(5 026)(7
IRLR/U120A
Fig 2. Transfer Characteristics
Fig 1. Output Characteristics
V
GS
7.0 V
6.0 V
5.5 V
5.0 V
4.5 V
4.0 V
3.5 V
Bottom : 3.0 V
Top :
I
D
, Drain Current [A]
1
1
0
I
D
, Drain Current [A]
1
1
0
1 0
o
C
5
1
0
0
2
o
C
5
@Nts:
oe
1 V =0V
.
GS
2 V =4 V
.
DS
0
3 2 0
µ
s P l e T s
. 5
us et
6
8
1
0
1
0
0
@ Nt s:
oe
1 2 0
µ
s P l e T s
. 5
us et
2 T = 2
o
C
.
C
5
1
-1 -1
0
1
0
1
0
0
1
1
0
- 5
o
C
5
1
-1
0
0
2
4
V
DS
, Drain-Source Voltage [V]
V
GS
, Gate-Source Voltage [V]
Fig 3. On-Resistance vs. Drain Current
04
.
Fig 4. Source-Drain Diode Forward Voltage
I
DR
, Reverse Drain Current [A]
Drain-Source On-Resistance
03
.
V =5 V
GS
1
1
0
R
DS(on)
, [
Ω
]
02
.
1
0
0
@Nts:
oe
1 V =0V
.
GS
us et
2 2 0
µ
s P l e T s
. 5
10
.
12
.
14
.
16
.
18
.
20
.
22
.
01
.
V =1 V
0
GS
@ N t : T = 2
o
C
oe
J
5
1 0
o
C
5
2
o
C
5
1
-1
0
04
.
06
.
08
.
00
.
0
1
0
D
2
0
3
0
4
0
I , Drain Current [A]
V
SD
, Source-Drain Voltage [V]
Fig 5. Capacitance vs. Drain-Source Voltage
60
0
C = C + C (C = so td )
iss gs gd
ds
h r e
C =C +C
oss ds gd
C =C
rss gd
6
Fig 6. Gate Charge vs. Gate-Source Voltage
40
8
C
iss
V =2 V
0
DS
V
GS
, Gate-Source Voltage [V]
Capacitance [pF]
V =5 V
0
DS
30
6
V =8 V
0
DS
4
C
oss
20
4
C
rss
10
2
@ Nt s:
oe
1 V =0 V
.
GS
2 f =1 M z
.
H
2
@Nts: I =92A
oe
.
D
0
0
2
G
0
1
0
0
1
1
0
4
6
8
1
0
1
2
V
DS
, Drain-Source Voltage [V]
Q , Total Gate Charge [nC]
3
IRLR/U120A
Fig 7. Breakdown Voltage vs. Temperature
12
.
25
.
1&+$11(/
32:(5 026)(7
Fig 8. On-Resistance vs. Temperature
Drain-Source Breakdown Voltage
Drain-Source On-Resistance
20
.
BV
DSS
, (Normalized)
11
.
R
DS(on)
, (Normalized)
15
.
10
.
10
.
@ Nt s:
oe
1 V =5 V
.
GS
2 I =4 6 A
.
D
.
09
.
@ Nt s:
oe
1 V =0 V
.
GS
2 I = 2 0
µ
A
.
D
5
05
.
08
.
-5
7
-0
5
-5
2
0
2
5
5
0
7
5
10
0
15
2
10
5
15
7
00
.
-5
7
-0
5
-5
2
0
2
5
5
0
7
5
10
0
15
2
10
5
15
7
T
J
, Junction Temperature [
o
C]
T
J
, Junction Temperature [
o
C]
1
2
0
Fig 9. Max. Safe Operating Area
O ea in i Ti Ae
pr t o n h s r a
i L m t d b R
DS(on)
s i ie y
1
0
Fig 10. Max. Drain Current vs. Case Temperature
I
D
, Drain Current [A]
1 0
µ
s
0
1
1
0
1m
s
1 m
0 s
D
C
1
0
0
I
D
, Drain Current [A]
1
2
0
8
6
@ Nt s:
oe
1 T = 2
o
C
.
C
5
2 T = 1 0
o
C
.
J
5
3 S nl Pl e
. ig e us
4
2
1
-1 0
0
1
0
1
1
0
0
2
5
5
0
c
7
5
10
0
15
2
10
5
V
DS
, Drain-Source Voltage [V]
T , Case Temperature [
o
C]
Thermal Response
10
1
Fig 11. Thermal Response
D=0.5
10
0
0.2
0.1
0.05
10
- 1
0.02
0.01
single pulse
θ
JC
@ Notes :
1. Z
J C
(t)=3.5
o
C/W Max.
θ
2. Duty Factor, D=t
1
/t
2
3. T
JM
-T =P
C
Z (t) ,
DM
*Z
θ
JC
(t)
P
DM
t
1
t
2
10
- 2
10
- 5
10
- 4
10
- 3
10
- 2
10
- 1
10
0
10
1
t
1
, Square Wave Pulse Duration
[sec]
4
1&+$11(/
32:(5 026)(7
IRLR/U120A
Fig 12. Gate Charge Test Circuit & Waveform
Current Regulator
50kΩ
12V
200nF
300nF
Same Type
as DUT
V
GS
Q
g
10V
V
DS
V
GS
DUT
3mA
Q
gs
Q
gd
R
1
Current Sampling (I
G
)
Resistor
R
2
Current Sampling (I
D
)
Resistor
Charge
Fig 13. Resistive Switching Test Circuit & Waveforms
R
L
V
out
V
in
R
G
DUT
V
in
10V
t
d(on)
t
on
t
r
t
d(off)
t
off
t
f
10%
V
out
V
DD
( 0.5 rated V
DS
)
90%
Fig 14. Unclamped Inductive Switching Test Circuit & Waveforms
L
L
V
DS
Vary t
p
to obtain
required peak I
D
BV
DSS
1
---- L
L
I
AS2
--------------------
E
AS
=
2
BV
DSS
-- V
DD
BV
DSS
I
AS
C
V
DD
V
DD
t
p
I
D
R
G
DUT
5V
t
p
I
D
(t)
V
DS
(t)
Time
5