电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LC4256B-75FN256BI

产品类别可编程逻辑器件    可编程逻辑   
文件大小320KB,共95页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
标准
下载文档 详细参数 选型对比 全文预览

LC4256B-75FN256BI在线购买

供应商 器件名称 价格 最低购买 库存  
LC4256B-75FN256BI - - 点击查看 点击购买

LC4256B-75FN256BI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Lattice(莱迪斯)
零件包装代码BGA
包装说明FPBGA-256
针数256
Reach Compliance Codenot_compliant
ECCN代码EAR99
Is SamacsysN
其他特性YES
最大时钟频率111 MHz
系统内可编程YES
JESD-30 代码S-PBGA-B256
JESD-609代码e1
JTAG BSTYES
长度17 mm
湿度敏感等级3
专用输入次数4
I/O 线路数量160
宏单元数256
端子数量256
组织4 DEDICATED INPUTS, 160 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA256,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)250
电源2.5 V
可编程逻辑类型EE PLD
传播延迟7.5 ns
认证状态Not Qualified
座面最大高度2.1 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度17 mm
Base Number Matches1

文档预览

下载PDF文档
ispMACH 4000V/B/C/Z Family
February 2006
TM
Coolest Power
C
TM
3.3V/2.5V/1.8V In-System Programmable
SuperFAST
TM
High Density PLDs
Data Sheet
Features
High Performance
Broad Device Offering
• Multiple temperature range support
– Commercial: 0 to 90°C junction (T
j
)
– Industrial: -40 to 105°C junction (T
j
)
– Automotive: -40 to 130°C junction (T
j
)
• f
MAX
= 400MHz maximum operating frequency
• t
PD
= 2.5ns propagation delay
• Up to four global clock pins with programmable
clock polarity control
• Up to 80 PTs per output
Easy System Integration
• Superior solution for power sensitive consumer
applications
• Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O
• Operation with 3.3V (4000V), 2.5V (4000B) or
1.8V (4000C/Z) supplies
• 5V tolerant I/O for LVCMOS 3.3, LVTTL, and PCI
interfaces
• Hot-socketing
• Open-drain capability
• Input pull-up, pull-down or bus-keeper
• Programmable output slew rate
• 3.3V PCI compatible
• IEEE 1149.1 boundary scan testable
• 3.3V/2.5V/1.8V In-System Programmable
(ISP™) using IEEE 1532 compliant interface
• I/O pins with fast setup path
• Lead-free package options
Ease of Design
• Enhanced macrocells with individual clock,
reset, preset and clock enable controls
• Up to four global OE controls
• Individual local OE control per I/O pin
• Excellent First-Time-Fit
TM
and refit
• Fast path, SpeedLocking
TM
Path, and wide-PT
path
• Wide input gating (36 input logic blocks) for fast
counters, state machines and address decoders
Zero Power (ispMACH 4000Z) and Low
Power (ispMACH 4000V/B/C)
Typical static current 10µA (4032Z)
Typical static current 1.3mA (4000C)
1.8V core low dynamic power
ispMACH 4000Z operational down to 1.6V V
CC
Table 1. ispMACH 4000V/B/C Family Selection Guide
ispMACH
4032V/B/C
Macrocells
I/O + Dedicated
Inputs
t
PD
(ns)
t
S
(ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltages (V)
Pins/Package
32
30+2/32+4
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
ispMACH
4064V/B/C
64
30+2/32+4/
64+10
2.5
1.8
2.2
400
3.3/2.5/1.8V
44 TQFP
48 TQFP
100 TQFP
ispMACH
4128V/B/C
128
64+10/92+4/
96+4
2.7
1.8
2.7
333
3.3/2.5/1.8V
ispMACH
4256V/B/C
256
64+10/96+14/
128+4/160+4
3.0
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4384V/B/C
384
128+4/192+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
ispMACH
4512V/B/C
512
128+4/208+4
3.5
2.0
2.7
322
3.3/2.5/1.8V
100 TQFP
128 TQFP
144 TQFP
1
100 TQFP
144 TQFP
1
176 TQFP
256 fpBGA
2
176 TQFP
256 fpBGA
176 TQFP
256 fpBGA
1. 3.3V (4000V) only.
2. 128-I/O and 160-I/O configurations.
© 2006 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
ispm4k_22z.2

LC4256B-75FN256BI相似产品对比

LC4256B-75FN256BI LC4384B-5FN256I LC4256C-10F256BI LC4256B-75F256BI LC4256V-5F256AI LC4256C-75F256BI LC4256B-5F256AI LC4384V-10FN256I
描述 CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices Use LC4256C-75FT256BI CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD CPLD - Complex Programmable Logic Devices PROGRAMMABLE SUPER FAST HI DENSITY PLD
是否Rohs认证 符合 符合 不符合 不符合 不符合 不符合 不符合 符合
厂商名称 Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
零件包装代码 BGA BGA BGA BGA BGA BGA BGA BGA
包装说明 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256 FPBGA-256
针数 256 256 256 256 256 256 256 256
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
其他特性 YES YES YES YES YES YES YES YES
最大时钟频率 111 MHz 156 MHz 86 MHz 111 MHz 156 MHz 111 MHz 156 MHz 86 MHz
系统内可编程 YES YES YES YES YES YES YES YES
JESD-30 代码 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256 S-PBGA-B256
JESD-609代码 e1 e1 e0 e0 e0 e0 e0 e1
JTAG BST YES YES YES YES YES YES YES YES
长度 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm
湿度敏感等级 3 3 3 3 3 3 3 3
专用输入次数 4 4 4 4 4 4 4 4
I/O 线路数量 160 192 160 160 128 160 128 192
宏单元数 256 384 256 256 256 256 256 384
端子数量 256 256 256 256 256 256 256 256
组织 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 192 I/O 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 128 I/O 4 DEDICATED INPUTS, 160 I/O 4 DEDICATED INPUTS, 128 I/O 4 DEDICATED INPUTS, 192 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA BGA BGA BGA BGA BGA
封装等效代码 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40 BGA256,16X16,40
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) 250 250 225 225 225 225 225 250
电源 2.5 V 2.5 V 1.8 V 2.5 V 3.3 V 1.8 V 2.5 V 3.3 V
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD
传播延迟 7.5 ns 5 ns 10 ns 7.5 ns 5 ns 7.5 ns 5 ns 10 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm 2.1 mm
最大供电电压 2.7 V 2.7 V 1.95 V 2.7 V 3.6 V 1.95 V 2.7 V 3.6 V
最小供电电压 2.3 V 2.3 V 1.65 V 2.3 V 3 V 1.65 V 2.3 V 3 V
标称供电电压 2.5 V 2.5 V 1.8 V 2.5 V 3.3 V 1.8 V 2.5 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
端子面层 Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL
端子节距 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 40 40 30 30 30 30 30 40
宽度 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1724  445  985  780  620  55  32  10  34  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved