电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

810001DKI-21LFT

产品描述Clock Generators u0026 Support Products FemtoClock Dual VCXO Video PLL
产品类别半导体    模拟混合信号IC   
文件大小200KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

810001DKI-21LFT在线购买

供应商 器件名称 价格 最低购买 库存  
810001DKI-21LFT - - 点击查看 点击购买

810001DKI-21LFT概述

Clock Generators u0026 Support Products FemtoClock Dual VCXO Video PLL

810001DKI-21LFT规格参数

参数名称属性值
产品种类
Product Category
Clock Generators & Support Products
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
封装 / 箱体
Package / Case
VFQFPN-32
系列
Packaging
Reel
高度
Height
1 mm
长度
Length
5 mm
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
2500
宽度
Width
5 mm

文档预览

下载PDF文档
FemtoClock
®
Dual VCXO Video PLL
ICS810001I-21
DATASHEET
General Description
The ICS810001I-21 is a PLL based synchronous clock generator
that is optimized for digital video clock jitter attenuation and
frequency translation. The device contains two internal frequency
multiplication stages that are cascaded in series. The first stage is a
VCXO PLL that is optimized to provide reference clock jitter
attenuation, and to support the complex PLL multiplication ratios
needed for video rate conversion. The second stage is a
FemtoClock
®
frequency multiplier that provides the low jitter, high
frequency video output clock.
Preset multiplication ratios are selected from internal lookup tables
using device input selection pins. The multiplication ratios are
optimized to support most common video rates used in professional
video system applications. The VCXO requires the use of an
external, inexpensive pullable crystal. Two crystal connections are
provided (pin selectable) so that both 60 and 59.94 base frame rates
can be supported. The VCXO requires external passive loop filter
components which are used to set the PLL loop bandwidth and
damping characteristics.
Features
Jitter attenuation and frequency translation of video clock signals
Supports SMPTE 292M, ITU-R Rec. 601/656 and
MPEG-transport clocks
Support of High-Definition (HD) and Standard-Definition (SD)
pixel rates
Dual VCXO-PLL supports both 60 and 59.94Hz base frame rates
in one device
Supports both 1000/1001 and 1001/1000 rate conversions
Dual PLL mode for high-frequency clock generation
(36MHz to 148.5MHz)
VCXO-PLL mode for low-frequency clock generation (27MHz and
26.973MHz)
One LVCMOS/LVTTL clock output
Two selectable LVCMOS/LVTTL clock inputs
LVCMOS/LVTTL compatible control signals
RMS phase jitter @148.3516MHz, (12kHz - 20MHz):
1.089ps (typical)
3.3V supply voltage
-40°C to 85°C ambient operating temperature
Lead-free (RoHS 6) packaging
Supported Input Frequencies
f
VCXO
= 27MHz
27.0000MHz
27.0270MHz
74.1758MHz
74.3243MHz
74.2500MHz
27.0270MHz
26.9730MHz
74.1758MHz
45.0000kHz
33.7500kHz
15.6250kHz
15.7343kHz
28.1250kHz
f
VCXO
= 26.973MHz
26.9730MHz
27.0000MHz
74.1016MHz
74.2499MHz
74.1758MHz
27.0000MHz
26.9461MHz
74.1016kHz
44.9550kHz
33.7163kHz
15.6094kHz
15.7185kHz
28.0969kHz
Supported Output Frequencies
f
VCXO
= 27MHz
148.5000MHz
74.2500MHz
49.5000MHz
33.0000MHz
162.0000MHz
81.0000MHz
54.0000MHz
36.0000MHz
27.0000MHz
f
VCXO
= 26.973MHz
148.3515MHz
74.1758MHz
49.4505MHz
32.9670MHz
161.8380MHz
80.9190MHz
53.9460MHz
35.9640MHz
26.9730MHz
ICS810001DKI-21 REVISION A MARCH 21, 2013
1
©2013 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 486  1641  1171  304  224  13  25  18  45  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved