电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVT162823DL-T

产品描述Flip Flops 18-BIT BUS 35 W/30 OHM
产品类别逻辑    逻辑   
文件大小105KB,共21页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74ALVT162823DL-T在线购买

供应商 器件名称 价格 最低购买 库存  
74ALVT162823DL-T - - 点击查看 点击购买

74ALVT162823DL-T概述

Flip Flops 18-BIT BUS 35 W/30 OHM

74ALVT162823DL-T规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
是否Rohs认证符合
厂商名称NXP(恩智浦)
包装说明SSOP,
Reach Compliance Codeunknown
其他特性WITH CLEAR AND CLOCK ENABLE; CAN ALSO BE OPERATED AT 3.3+/-0.3V
系列ALVT
JESD-30 代码R-PDSO-G56
JESD-609代码e4
长度18.425 mm
逻辑集成电路类型BUS DRIVER
位数9
功能数量2
端口数量2
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)5 ns
认证状态Not Qualified
座面最大高度2.8 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子面层NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
74ALVT162823
18-bit bus-interface D-type flip-flop with reset and enable with
30
termination resistors; 3-state
Rev. 02 — 11 August 2005
Product data sheet
1. General description
The 74ALVT162823 18-bit bus interface register is designed to eliminate the extra
packages required to buffer existing registers and provide extra data width for wider data
or address paths of buses carrying parity.
The 74ALVT162823 has two 9-bit wide buffered registers with clock enable (nCE) and
master reset (nMR) which are ideal for parity bus interfacing in high microprogrammed
systems.
The registers are fully edge-triggered. The state of each D input, one set-up time before
the LOW-to-HIGH clock transition is transferred to the corresponding Q output of the
flip-flop.
The 74ALVT162823 is designed with 30
series resistance in both the pull-up and
pull-down output structures. This design reduces line noise in applications such as
memory address drivers, clock drivers, and bus receivers or transmitters.
2. Features
s
Two sets of high speed parallel registers with positive edge-triggered D-type flip-flops
s
5 V I/O compatible
s
Ideal where high speed, light loading or increased fan-in are required with MOS
microprocessors
s
Bus hold data inputs eliminate the need for external pull-up resistors to hold unused
inputs
s
Live insertion and extraction permitted
s
Power-up 3-state
s
Power-up reset
s
Output capability: +12 mA to
−12
mA
s
Outputs include series resistance of 30
making external termination resistors
unnecessary
s
Latch-up protection:
x
JESD78: exceeds 500 mA
s
ESD protection:
x
MIL STD 883, method 3015: exceeds 2000 V
x
Machine Model: exceeds 200 V

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 622  1769  2283  1513  1134  37  17  56  23  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved