电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V2111L10PFG

产品类别存储   
文件大小427KB,共27页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

72V2111L10PFG在线购买

供应商 器件名称 价格 最低购买 库存  
72V2111L10PFG - - 点击查看 点击购买

72V2111L10PFG规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
Data Bus Width9 bit
Bus DirectionUnidirectional
Memory Size4 Mbit
Timing TypeSynchronous
Organization512 k x 9
Number of Circuits1
Maximum Clock Frequency100 MHz
Access Time10 ns
电源电压-最大
Supply Voltage - Max
3.45 V
电源电压-最小
Supply Voltage - Min
3.15 V
Supply Current - Max55 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
封装 / 箱体
Package / Case
TQFP-64
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
14 mm
最小工作温度
Minimum Operating Temperature
0 C
Moisture SensitiveYes
安装风格
Mounting Style
SMD/SMT
工厂包装数量
Factory Pack Quantity
45
宽度
Width
14 mm
单位重量
Unit Weight
0.012720 oz

文档预览

下载PDF文档
3.3 VOLT HIGH DENSITY CMOS
SUPERSYNC FIFO™
262,144 x 9
524,288 x 9
FEATURES:
IDT72V2101
IDT72V2111
Choose among the following memory organizations:
IDT72V2101
262,144 x 9
IDT72V2111
524,288 x 9
Pin-compatible with the IDT72V261/72V271 and the IDT72V281/
72V291 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word Fall
Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
WEN
D
0
-D
8
Available in the 64-pin Thin Quad Flat Pack (TQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
The IDT72V2101/72V2111 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls. These
FIFOs offer numerous improvements over previous SuperSync FIFOs,
including the following:
• The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
• The period required by the retransmit operation is now fixed and short.
• The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecommu-
nications, data communications and other applications that need to buffer large
amounts of data.
FUNCTIONAL BLOCK DIAGRAM
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
262,144 x 9
524,288 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4669 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JULY 2014
DSC-4669/5
©
2014 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V2111L10PFG相似产品对比

72V2111L10PFG 72V2101L15PF 72V2111L15PFI 72V2111L20PF 72V2101L20PF 72V2101L15PF8 72V2111L15PF 72V2101L10PF8 72V2101L20PF8 72V2101L10PFG
描述 FIFO 256Kx9 SUPERSYNC FIFO, 3.3V FIFO 3.3V 512KX9 SUPERSYNC F FIFO 3.3V CONFIG 256KX9/128KX1 FIFO 256Kx9 SUPERSYNC FIFO, 3.3V FIFO 256Kx9 SUPERSYNC FIFO, 3.3V FIFO 3.3V CONFIG 256KX9/128KX1 FIFO 256Kx9 SUPERSYNC FIFO, 3.3V FIFO 256Kx9 SUPERSYNC FIFO, 3.3V FIFO 256Kx9 SUPERSYNC FIFO, 3.3V
产品种类
Product Category
FIFO FIFO FIFO FIFO FIFO FIFO FIFO FIFO FIFO FIFO
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
RoHS Details No No No No No No No No Details
封装 / 箱体
Package / Case
TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64
系列
Packaging
Tray Tray Tray Tray Tray Reel Tray Reel Reel Tray
高度
Height
1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm 1.4 mm
长度
Length
14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
工厂包装数量
Factory Pack Quantity
45 45 45 45 45 750 45 750 750 45
宽度
Width
14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm 14 mm
单位重量
Unit Weight
0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz 0.012720 oz
电源电压-最大
Supply Voltage - Max
3.45 V 3.45 V 3.45 V 3.45 V 3.45 V - 3.45 V - - 3.45 V
电源电压-最小
Supply Voltage - Min
3.15 V 3.15 V 3.15 V 3.15 V 3.15 V - 3.15 V - - 3.15 V
Moisture Sensitive Yes - Yes Yes Yes Yes Yes Yes Yes Yes

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2443  1026  2594  402  102  21  40  57  14  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved