电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

7201LA20SO

产品描述FIFO 512 x 9 AsyncFIFO, 5.0V
产品类别存储   
文件大小135KB,共14页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

7201LA20SO在线购买

供应商 器件名称 价格 最低购买 库存  
7201LA20SO - - 点击查看 点击购买

7201LA20SO概述

FIFO 512 x 9 AsyncFIFO, 5.0V

7201LA20SO规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
Data Bus Width9 bit
Bus DirectionUnidirectional
Memory Size4 kbit
Timing TypeAsynchronous
Organization512 x 9
Number of Circuits1
Maximum Clock Frequency33.3 MHz
Access Time20 ns
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
Supply Current - Max80 mA
最大工作温度
Maximum Operating Temperature
+ 70 C
封装 / 箱体
Package / Case
SOIC-28
系列
Packaging
Tray
高度
Height
2.62 mm
长度
Length
17.9 mm
最小工作温度
Minimum Operating Temperature
0 C
Moisture SensitiveYes
安装风格
Mounting Style
SMD/SMT
工厂包装数量
Factory Pack Quantity
26
宽度
Width
8.4 mm
单位重量
Unit Weight
0.078125 oz

文档预览

下载PDF文档
CMOS ASYNCHRONOUS FIFO
256 x 9, 512 x 9 and 1,024 x 9
FEATURES:
IDT7200L
IDT7201LA
IDT7202LA
First-In/First-Out dual-port memory
256 x 9 organization (IDT7200)
512 x 9 organization (IDT7201)
1,024 x 9 organization (IDT7202)
Low power consumption
— Active: 440mW (max.)
—Power-down: 28mW (max.)
Ultra high speed—12ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
720x family is pin and functionally compatible from 256 x 9 to 64k x 9
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CEMOS™ technology
Military product compliant to MIL-STD-883, Class B
Standard Military Drawing #5962-87531, 5962-89666, 5962-89863
and 5962-89536 are listed on this function
Dual versions available in the TSSOP package. For more informa-
tion, see IDT7280/7281/7282 data sheet
IDT7280 = 2 x IDT7200
IDT7281 = 2 x IDT7201
IDT7282 = 2 x IDT7202
Industrial temperature range (–40
o
C to +85
o
C) is available
(plastic packages only)
Green parts available, see ordering information
DESCRIPTION:
The IDT7200/7201/7202 are dual-port memories that load and empty data
on a first-in/first-out basis. The devices use Full and Empty flags to prevent data
overflow and underflow and expansion logic to allow for unlimited expansion
capability in both word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity bits
at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed LOW to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They
are designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications. Military grade
product is manufactured in compliance with MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(D
0
-D
8
)
W
WRITE
CONTROL
WRITE
POINTER
RAM
ARRAY
256 x 9
512 x 9
1,024 x 9
READ
POINTER
R
READ
CONTROL
THREE-
STATE
BUFFERS
DATA OUTPUTS
(Q
0
-Q
8
)
RS
RESET
LOGIC
FL/RT
FLAG
LOGIC
EXPANSION
LOGIC
EF
FF
XI
XO/HF
2679 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
COMMERCIAL, INDUSTRIAL AND MILITARY TEMPERATURE RANGES
1
©2012
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JUNE 2012
DSC-2679/14
关于定点数的乘法和加法问题
学习Verilog 有一段时间了,有个问题一个在困扰着我,我知道Verilog中只能处理0,1的数据,可是,我总是想在脑子里想把他们转化为10进制数,这就涉及到定点数的计算,比如我设计了一个滤波器的 ......
eeleader-mcu FPGA/CPLD
TI公司三大系列DSP内部结构之比较
一引言 DSP有两种解释:一种是数字信号处理器(Digital SignalProcessor),也称数字信号芯片;另一种是数字信号处理技术(Digital Signal Processing)。我们所说的DSP所指的就是前者。 D ......
灞波儿奔 微控制器 MCU
现代电梯的信息处理及监控系统的设计
现代电梯的信息处理及监控系统的设计,请分享...
hemingjun991 单片机
CC2530无线点灯实验
1.下载工程 cc2530实验工程下载链接 2.烧写无线发送代码 打开 无线点灯–>无线TX–>CC2530 BasicRF–>CC2530 BasicRF–>ide–>srf05_cc2530–> ......
Jacktang 无线连接
关于卡尔曼滤波算法
卡尔曼滤波算法中过程激励噪声协方差矩阵Q 和观测噪声协方差矩阵R怎么确定呢?而且可能会随每次迭代计算而变化,又怎么确定呢?初始值呢?我看好多例程里都是给定了一个固定值,这个固定的Q和R ......
流萤宸殇 测试/测量
很好的DSP入门资料(一)
调试TMS320C2000系列的常见问题? 1)单步可以运行,连续运行时总回0地址: Watchdog没有关,连续运行复位DSP回到0地址。 2)OUT文件不能load到片内flash中: Flash不是RAM,不能用简单的写指令 ......
水牛 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1921  2109  2335  2084  1640  39  43  48  42  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved