电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8543AG-09LFT

产品描述Clock Drivers u0026 Distribution Low Skew,1-to-4 Differ-to-LVDS
产品类别半导体    模拟混合信号IC   
文件大小895KB,共18页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

8543AG-09LFT在线购买

供应商 器件名称 价格 最低购买 库存  
8543AG-09LFT - - 点击查看 点击购买

8543AG-09LFT概述

Clock Drivers u0026 Distribution Low Skew,1-to-4 Differ-to-LVDS

8543AG-09LFT规格参数

参数名称属性值
产品种类
Product Category
Clock Drivers & Distribution
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
2500

文档预览

下载PDF文档
Low Skew, 1-to-4, Differential-to-
LVDS Fanout Buffer
ICS8543-09
DATA SHEET
General Description
The ICS8543-09 is a low skew, high performance
ICS
1-to-4 Differential-to-LVDS Clock Fanout Buffer.
HiPerClockS™
Utilizing Low Voltage Differential Signaling (LVDS) the
ICS8543-09 provides a low power, low noise, solution
for distributing clock signals over controlled
impedances of 100Ω. The ICS8543-09 has two selectable clock
inputs. The CLK, nCLK pair can accept most standard differential
input levels. The PCLK, nPCLK pair can accept LVPECL, CML, or
SSTL input levels. The clock enable is internally synchronized to
eliminate runt pulses on the outputs during asynchronous
assertion/deassertion of the clock enable pin.
Guaranteed output and part-to-part skew characteristics make the
ICS8543-09 ideal for those applications demanding well defined
performance and repeatability.
Features
Four differential LVDS output pairs
Selectable differential CLK, nCLK or LVPECL clock inputs
CLK, nCLK pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
PCLK, nPCLK supports the following input types:
LVPECL, CML, SSTL
Maximum output frequency: 800MHz
Translates any single-ended input signal to LVDS levels with
resistor bias on nCLK input
Additive phase jitter, RMS: 0.146ps (typical)
Output skew: 100ps (maximum)
Part-to-part skew: 700ps (maximum)
Propagation delay: 3.3ns (maximum)
Full 3.3V supply mode
0°C to 70°C ambient operating temperature
Available in lead-free (RoHS 6) package
Industrial temperature information available upon request
Block Diagram
CLK_EN
Pullup
D
Q
CLK
nCLK
PCLK
nPCLK
Pulldown
Pullup
Pulldown
Pullup
Pin Assignment
GND
CLK_EN
CLK_SEL
CLK
nCLK
PCLK
nPCLK
OE
GND
V
DD
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
Q0
nQ0
V
DD
Q1
nQ1
Q2
nQ2
GND
Q3
nQ3
LE
0
0
1
1
Q0
nQ0
Q1
nQ1
Q2
nQ2
Q3
nQ3
CLK_SEL
Pulldown
ICS8543-09
20-Lead TSSOP
6.5mm x 4.4mm x 0.925
mm
OE
Pullup
package body
G Package
Top View
ICS8543AG-09 REVISION A JANUARY 15, 2010
1
©2010 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 558  1816  799  1106  926  28  32  6  3  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved