电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050TACGB16.384/20.000

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Semiconductor Corporation (Diodes Incorporated)
官网地址https://www.diodes.com/
下载文档 详细参数 全文预览

PT7V4050TACGB16.384/20.000概述

PLL/Frequency Synthesis Circuit,

PT7V4050TACGB16.384/20.000规格参数

参数名称属性值
厂商名称Pericom Semiconductor Corporation (Diodes Incorporated)
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2
复旦微MCU开发注意事项及MCU芯片封装库
本帖最后由 Jacktang 于 2021-7-7 08:31 编辑 548408548409 548410 可以下载收藏使用! 548413 548412 548411 548416 ...
Jacktang 国产芯片交流
实时语音信号处理系统设计实例
38071...
水牛 DSP 与 ARM 处理器
AD方面的资料整理贴
AD:模数转换,将模拟信号变成数字信号,便于数字设备处理。 一些论坛的AD帖子整理,以及一些从其他地方收集的资料,供大家参考: 基本概念: 请教AD基本概念 https://bbs.eeworld.c ......
soso 单片机
芯片手册中Set Field Margin Level Command,这句怎么理解?
如题,在flash读写方面的设置这句话不知啥意识,请大家帮忙,谢谢...
lshyu5 嵌入式系统
帮我同学顶一下
大家都来顶一下 谢谢拉! ...
wenchuenyi000 单片机
请教:多路音频采集设计方案
现要做一套硬件,实现8路音频采集,采集后通过硬件上网络接口实时传输(与PC机),有人能提供技术支持吗?(选择哪些芯片?8路采集数据怎么管理、区分?一般DSP芯片不具备网络通信接口,怎么扩 ......
yuanwai001 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 120  2355  2333  338  1255  3  48  47  7  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved