电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC9572-10PQG100I

产品描述Flash PLD, 10ns, 72-Cell, CMOS, PQFP100, LEAD FREE, PLASTIC, QFP-100
产品类别可编程逻辑器件    可编程逻辑   
文件大小183KB,共10页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准
下载文档 详细参数 全文预览

XC9572-10PQG100I概述

Flash PLD, 10ns, 72-Cell, CMOS, PQFP100, LEAD FREE, PLASTIC, QFP-100

XC9572-10PQG100I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称XILINX(赛灵思)
零件包装代码QFP
包装说明LEAD FREE, PLASTIC, QFP-100
针数100
Reach Compliance Codeunknown
ECCN代码EAR99
其他特性YES
最大时钟频率66.7 MHz
系统内可编程YES
JESD-30 代码R-PQFP-G100
JESD-609代码e3
JTAG BSTYES
长度20 mm
湿度敏感等级3
专用输入次数
I/O 线路数量72
宏单元数72
端子数量100
最高工作温度85 °C
最低工作温度-40 °C
组织0 DEDICATED INPUTS, 72 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP100,.7X.9
封装形状RECTANGULAR
封装形式FLATPACK
峰值回流温度(摄氏度)245
电源3.3/5,5 V
可编程逻辑类型FLASH PLD
传播延迟10 ns
认证状态Not Qualified
座面最大高度3.4 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
0
R
XC9536XL High Performance
CPLD
0
0
DS058 (v1.9) April 3, 2007
Product Specification
54V18 Function Blocks, providing 800 usable gates with
propagation delays of 5 ns. See
Figure 2
for architecture
overview.
Features
5 ns pin-to-pin logic delays
System frequency up to 178 MHz
36 macrocells with 800 usable gates
Available in small footprint packages
- 44-pin PLCC (34 user I/O pins)
- 44-pin VQFP (34 user I/O pins)
- 48-pin CSP (36 user I/O pins)
- 64-pin VQFP (36 user I/O pins)
- Pb-free available for all packages
Optimized for high-performance 3.3V systems
- Low power operation
- 5V tolerant I/O pins accept 5 V, 3.3V, and 2.5V
signals
- 3.3V or 2.5V output capability
- Advanced 0.35 micron feature size CMOS
Fast FLASH™ technology
Advanced system features
- In-system programmable
- Superior pin-locking and routability with
Fast CONNECT™ II switch matrix
- Extra wide 54-input Function Blocks
- Up to 90 product-terms per macrocell with
individual product-term allocation
- Local clock inversion with three global and one
product-term clocks
- Individual output enable per output pin
- Input hysteresis on all user and boundary-scan pin
inputs
- Bus-hold circuitry on all user pin inputs
- Full IEEE Standard 1149.1 boundary-scan (JTAG)
Fast concurrent programming
Slew rate control on individual outputs
Enhanced data security features
Excellent quality and reliability
- Endurance exceeding 10,000 program/erase
cycles
- 20 year data retention
- ESD protection exceeding 2,000V
Pin-compatible with 5V-core XC9536 device in the
44-pin PLCC package and the 48-pin CSP package
Power Estimation
Power dissipation in CPLDs can vary substantially depend-
ing on the system frequency, design application and output
loading. To help reduce power dissipation, each macrocell
in a XC9500XL device may be configured for low-power
mode (from the default high-performance mode). In addi-
tion, unused product-terms and macrocells are automati-
cally deactivated by the software to further conserve power.
For a general estimate of I
CC
, the following equation may be
used:
I
CC
(mA) = MC
HS
(0.175*PT
HS
+ 0.345) + MC
LP
(0.052*PT
LP
+ 0.272) + 0.04 * MC
TOG
(MC
HS
+MC
LP
)* f
where:
MC
HS
= # macrocells in high-speed configuration
PT
HS
= average number of high-speed product terms
per macrocell
MC
LP
= # macrocells in low power configuration
PT
LP
= average number of low power product terms per
macrocell
f = maximum clock frequency
MCTOG = average % of flip-flops toggling per clock
(~12%)
This calculation was derived from laboratory measurements
of an XC9500XL part filled with 16-bit counters and allowing
a single output (the LSB) to be enabled. The actual I
CC
value varies with the design application and should be veri-
fied during normal system operation.
Figure 1
shows the
above estimation in a graphical form. For a more detailed
discussion of power consumption in this device, see Xilinx
WARNING: Programming temperature range of
T
A
= 0° C to +70° C
Description
The XC9536XL is a 3.3V CPLD targeted for high-perfor-
mance, low-voltage applications in leading-edge communi-
cations and computing systems. It is comprised of two
© 2006 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS058 (v1.9) April 3, 2007
Product Specification
www.xilinx.com
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1729  1483  1019  1059  816  23  46  35  5  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved