电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28C16AJA-20T

产品描述JT 8C 8#16 PIN PLUG
产品类别存储    存储   
文件大小40KB,共8页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT28C16AJA-20T概述

JT 8C 8#16 PIN PLUG

CAT28C16AJA-20T规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码SOIC
包装说明SOP, SOP24,.4
针数24
Reach Compliance Codeunknow
ECCN代码EAR99
Is SamacsysN
最长访问时间200 ns
命令用户界面NO
数据轮询YES
耐久性10000 Write/Erase Cycles
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度15.4 mm
内存密度16384 bi
内存集成电路类型EEPROM
内存宽度8
湿度敏感等级1
功能数量1
端子数量24
字数2048 words
字数代码2000
工作模式ASYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织2KX8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP24,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
编程电压5 V
认证状态Not Qualified
座面最大高度2.65 mm
最大待机电流0.0001 A
最大压摆率0.035 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
切换位NO
宽度7.5 mm
最长写入周期时间 (tWC)10 ms
Base Number Matches1

文档预览

下载PDF文档
CAT28C16A
16K-Bit CMOS PARALLEL E
2
PROM
FEATURES
s
Fast Read Access Times: 200 ns
s
Low Power CMOS Dissipation:
s
End of Write Detection:
DATA
Polling
s
Hardware Write Protection
s
CMOS and TTL Compatible I/O
s
10,000 Program/Erase Cycles
s
10 Year Data Retention
s
Commercial, Industrial and Automotive
–Active: 25 mA Max.
–Standby: 100
µ
A Max.
s
Simple Write Operation:
–On-Chip Address and Data Latches
–Self-Timed Write Cycle with Auto-Clear
s
Fast Write Cycle Time: 10ms Max
Temperature Ranges
DESCRIPTION
The CAT28C16A is a fast, low power, 5V-only CMOS
Parallel E
2
PROM organized as 2K x 8-bits. It requires a
simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling signals the start and end of the self-timed
write cycle. Additionally, the CAT28C16A features hard-
ware write protection.
The CAT28C16A is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 10,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 24-pin DIP and SOIC or 32-pin PLCC pack-
ages.
BLOCK DIAGRAM
A4–A10
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
2,048 x 8
E
2
PROM
ARRAY
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
LOGIC
I/O BUFFERS
TIMER
DATA POLLING
I/O0–I/O7
A0–A3
ADDR. BUFFER
& LATCHES
COLUMN
DECODER
5089 FHD F02
© 1998 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25033-00 2/98

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2829  1580  721  1632  2661  57  32  15  33  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved