电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V67803S150PFG

产品描述256K X 36 CACHE SRAM, 4.2 ns, PQFP100
产品类别存储   
文件大小515KB,共23页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT71V67803S150PFG概述

256K X 36 CACHE SRAM, 4.2 ns, PQFP100

IDT71V67803S150PFG规格参数

参数名称属性值
功能数量1
端子数量100
最小工作温度-40 Cel
最大工作温度85 Cel
额定供电电压3.3 V
最小供电/工作电压3.14 V
最大供电/工作电压3.46 V
加工封装描述14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
each_compliYes
欧盟RoHS规范Yes
状态Active
ccess_time_max4.2 ns
jesd_30_codeR-PQFP-G100
jesd_609_codee3
存储密度9.44E6 bi
内存IC类型CACHE SRAM
内存宽度36
moisture_sensitivity_level3
位数262144 words
位数256K
操作模式SYNCHRONOUS
组织256KX36
包装材料PLASTIC/EPOXY
ckage_codeLQFP
包装形状RECTANGULAR
包装尺寸FLATPACK, LOW PROFILE
串行并行PARALLEL
eak_reflow_temperature__cel_260
qualification_statusCOMMERCIAL
seated_height_max1.6 mm
表面贴装YES
工艺CMOS
温度等级INDUSTRIAL
端子涂层MATTE TIN
端子形式GULL WING
端子间距0.6500 mm
端子位置QUAD
ime_peak_reflow_temperature_max__s_30
length20 mm
width14 mm
dditional_featurePIPELINED ARCHITECTURE

文档预览

下载PDF文档
256K X 36, 512K X 18
3.3V Synchronous SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs, Single Cycle Deselect
x
x
IDT71V67603
IDT71V67803
Features
256K x 36, 512K x 18 memory configurations
Supports high system speed:
– 166MHz 3.5ns clock access time
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW byte
GW),
GW
write enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
x
x
x
x
x
x
Description
The IDT71V67603/7803 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67603/7803 SRAMs contain write,
data, address and control registers. Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67603/7803 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V67603/7803 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP), a 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5310 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67802.
SEPTEMBER 2004
1
©2004 Integrated Device Technology, Inc.
DSC-5310/06
請問有沒有人會SD16_A的溫度感測器換算
我使用的是msp430f4270這顆 我現在要使用SD16_A的溫度感測器來量測溫度 我在網路上找到得公式 : ADCresult = SD16MEM0; DegC = ((unsigned long)ADCresult * 909)/6 ......
jbiphone41201 微控制器 MCU
学习嵌入式的一点建议
1、学习linux 根据我在论坛的了解,我选择学习嵌入式linux,刚好我们学校也重视嵌入式linux,从实验室到课程安排都是关于嵌入式linux方面,天时地利!这里我把学习linux的经验和教训说 ......
songbo 嵌入式系统
请教2407板子仿真!!着急求助!!!
我是自己开发做的DSP2407板子!可是仿真器连接后正常编译完成后load 程序时候出现进行“Load Program…”时出现错误,提示“Data verification failed at address 0x40 please verify target mem ......
huleisheng 微控制器 MCU
如何设置McBSP 的FSX输出频率
各位高手,我最近在使用F2812的开发板,开发McBSP这方面程序,我看教材说FSX程序可以得到(CLKG/FPER)的频率,可是我设置FPER后,FSX频率不对,确切的说还是CLKG或者有时是LSPCLK,这是怎么回事 ......
小喇叭 TI技术论坛
关于vhdl的一个语法
vhdl中关于数位字符串这么定义 data1...
xc5552003 FPGA/CPLD
LM4F232 只有UART0能初始化,其他七个怎么配置都不能收发。求解
MDK423编译环境 下面是我的初始化的代码: void UART7_Init(void) { SysCtlPeripheralEnable(SYSCTL_PERIPH_GPIOK); SysCtlPeripheralEnable(SYSCT ......
0nline 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 371  1616  2209  1933  2878  8  33  45  39  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved