电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LH5496H-65

产品描述CMOS 512 X 9 FIFO
文件大小140KB,共16页
制造商SHARP
官网地址http://sharp-world.com/products/device/
下载文档 全文预览

LH5496H-65概述

CMOS 512 X 9 FIFO

文档预览

下载PDF文档
LH5496/96H
FEATURES
Fast Access Times:
15 */20/25/35/50/65/80 ns
Full CMOS Dual Port Memory Array
Fully Asynchronous Read and Write
Expandable-in Width and Depth
Full, Half-Full, and Empty Status Flags
Read Retransmit Capability
TTL Compatible I/O
Packages:
28-Pin, 300-mil PDIP
28-Pin, 600-mil PDIP
32-Pin PLCC
Pin and Functionally Compatible with IDT7201
FUNCTIONAL DESCRIPTION
The LH5496/96H are dual port memories with internal
addressing to implement a First-In, First-Out algorithm.
Through an advanced dual port architecture, they provide
fully asynchronous read/write operation. Empty, Full, and
Half-Full status flags are provided to prevent data over-
flow and underflow. In addition, internal logic provides for
unlimited expansion in both word size and depth.
Read and write operations automatically access se-
quential locations in memory in that data is read out in the
same order that it was written, that is on a First-In,
First-Out basis. Since the address sequence is internally
predefined, no external address information is required
for the operation of this device. A ninth data bit is provided
for parity or control information often needed in commu-
nication applications.
Empty, Full, and Half-Full status flags monitor the
extent to which data has been written into the FIFO, and
prevent improper operations (i.e., Read if the FIFO is
empty, or Write if the FIFO is full). A retransmit feature
resets the Read address pointer to its initial position,
thereby allowing repetitive readout of the same data.
Expansion In and Expansion Out pins implement an
expansion scheme that allows individual FIFOs to be
cascaded to greater depth without incurring additional
latency (bubblethrough) delays.
* LH5496 only.
NC
CMOS 512
×
9 FIFO
PIN CONNECTIONS
28-PIN PDIP
W
D
8
D
3
D
2
D
1
D
0
XI
FF
Q
0
Q
1
Q
2
Q
3
Q
8
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
D
4
D
5
D
6
D
7
FL/RT
RS
EF
XO/HF
Q
7
Q
6
Q
5
Q
4
R
5496-1D
TOP VIEW
Figure 1. Pin Connections for PDIP Packages
V
CC
32-PIN PLCC
TOP VIEW
D
3
D
8
4
D
2
D
1
D
0
XI
FF
Q
0
Q
1
NC
Q
2
5
6
7
8
9
10
11
12
13
3
2
1
32 31 30
29
28
27
26
25
24
23
22
21
D
6
D
7
NC
FL/RT
RS
EF
XO/HF
Q
7
Q
6
14 15 16 17 18 19 20
Q
4
D
4
V
SS
NC
Q
3
Q
8
Q
5
R
D
5
W
5496-2D
Figure 2. Pin Connections for PLCC Package
1
有一个工程师家长是什么样的体验?
刚在知乎上面看到一篇很有意义的帖子,看完之后很感动,生活很温馨,想想大伙奋斗一辈子不就是为了活得更开心,不为生活的苟且屈服吗?相信论坛也有很多为人父母的工程师,不知道,大 ......
wateras1 聊聊、笑笑、闹闹
利用GenericApp样例实现组网工程设置-新手请教
我利用GenericApp这个ZStack的样例试着组网,将App代码按照一本书的教材进行简化后,下载到CC2530中,一个协调器、一个终端,但试了几十次,终端只有一两次加入到协调器中,不知道是不 ......
wdhui258 无线连接
TI官方附件,包括示例代码、GUI、设计文档
首先贴出文件内容74759官方文件为slac490.zip,下面是下载页面连接地址http://www.ti.com/tool/430boost-sense1结合slau337a.pdf可完成初步开发,论坛已有上传,给出连接,不再重复上传https:// ......
redzhch 微控制器 MCU
WinCE系统定制问题
根据http://www.cnblogs.com/walzer/archive/2008/11/01/713880.html的第一步新建立的一个模拟器,Build OS->Sysgen时报错,不能生成image。 但是,如果在New Platform的过程中不选择EMULATO ......
fionachow 嵌入式系统
基于basic的单片机系统设计
我要在单片机中嵌入一个basic解释器,读取sd卡里的basic源程序,并通过液晶屏输出结果,怎么做啊。...
0800840113 嵌入式系统
单片机程序跑飞问题
在MSP430中, void init_UART0(void) { P3SEL|=0x30; P3DIR|=0X10; UTCTL0=SSEL1+SSEL0+SWRST; U0BR0=0x00; U0BR1=0x03; UMCTL0=0x00; UCTL0=CHAR; UCTL0 &=~ SW ......
netflu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1995  1973  1754  1756  769  41  40  36  16  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved