电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NG80960JF-25

产品描述32-BIT, 100 MHz, RISC PROCESSOR, PQFP132
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小642KB,共77页
制造商Intel(英特尔)
官网地址http://www.intel.com/
下载文档 详细参数 全文预览

NG80960JF-25概述

32-BIT, 100 MHz, RISC PROCESSOR, PQFP132

32位, 100 MHz, RISC处理器, PQFP132

NG80960JF-25规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码QFP
包装说明BQFP, SPQFP132,1.1SQ
针数132
Reach Compliance Codeunknow
Is SamacsysN
其他特性OPERATING CASE TEMPERATURE 0 TO 100 C
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率25 MHz
外部数据总线宽度32
格式FIXED POINT
集成缓存YES
JESD-30 代码S-PQFP-G132
JESD-609代码e0
长度24.13 mm
低功率模式YES
端子数量132
封装主体材料PLASTIC/EPOXY
封装代码BQFP
封装等效代码SPQFP132,1.1SQ
封装形状SQUARE
封装形式FLATPACK, BUMPER
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3,3.3/5 V
认证状态Not Qualified
座面最大高度4.57 mm
速度25 MHz
最大压摆率260 mA
最大供电电压3.45 V
最小供电电压3.15 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度24.13 mm
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC
Base Number Matches1

文档预览

下载PDF文档
80960JA/JF/JD/JT 3.3 V EMBEDDED
32-BIT MICROPROCESSOR
Advance Information Datasheet
Product Features
s
s
s
s
s
Pin/Code Compatible with all 80960Jx
Processors
High-Performance Embedded Architecture
—One Instruction/Clock Execution
—Core Clock Rate is:
80960JA/JF 1x the Bus Clock
80960JD 2x the Bus Clock
80960JT 3x the Bus Clock
—Load/Store Programming Model
—Sixteen 32-Bit Global Registers
—Sixteen 32-Bit Local Registers (8 sets)
—Nine Addressing Modes
—User/Supervisor Protection Model
Two-Way Set Associative Instruction
Cache
—80960JA - 2 Kbyte
—80960JF/JD - 4 Kbyte
—80960JT - 16 Kbyte
—Programmable Cache-Locking
Mechanism
Direct Mapped Data Cache
—80960JA - 1 Kbyte
—80960JF/JD - 2 Kbyte
—80960JT - 4 Kbyte
—Write Through Operation
On-Chip Stack Frame Cache
—Seven Register Sets Can Be Saved
—Automatic Allocation on Call/Return
—0-7 Frames Reserved for High-Priority
Interrupts
s
s
s
s
s
s
s
s
On-Chip Data RAM
—1 Kbyte Critical Variable Storage
—Single-Cycle Access
3.3 V Supply Voltage
—5 V Tolerant Inputs
—TTL Compatible Outputs
High Bandwidth Burst Bus
—32-Bit Multiplexed Address/Data
—Programmable Memory Configuration
—Selectable 8-, 16-, 32-Bit Bus Widths
—Supports Unaligned Accesses
—Big or Little Endian Byte Ordering
High-Speed Interrupt Controller
—31 Programmable Priorities
—Eight Maskable Pins plus NMI
—Up to 240 Vectors in Expanded Mode
Two On-Chip Timers
—Independent 32-Bit Counting
—Clock Prescaling by 1, 2, 4 or 8
—lnternal Interrupt Sources
Halt Mode for Low Power
IEEE 1149.1 (JTAG) Boundary Scan
Compatibility
Packages
—132-Lead Pin Grid Array (PGA)
—132-Lead Plastic Quad Flat Pack
(PQFP)
—196-Ball Mini Plastic Ball Grid Array
(MPBGA)
Notice:
This document contains information on products in the sampling and initial production
phases of development. The specifications are subject to change without notice. Verify with your
local Intel sales office that you have the latest datasheet before finalizing a design.
Order Number: 273159-001
March, 1998

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2558  296  2757  957  1951  17  44  56  22  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved