电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LH5496U-80

产品描述CMOS 512 X 9 FIFO
文件大小140KB,共16页
制造商SHARP
官网地址http://sharp-world.com/products/device/
下载文档 全文预览

LH5496U-80概述

CMOS 512 X 9 FIFO

文档预览

下载PDF文档
LH5496/96H
FEATURES
Fast Access Times:
15 */20/25/35/50/65/80 ns
Full CMOS Dual Port Memory Array
Fully Asynchronous Read and Write
Expandable-in Width and Depth
Full, Half-Full, and Empty Status Flags
Read Retransmit Capability
TTL Compatible I/O
Packages:
28-Pin, 300-mil PDIP
28-Pin, 600-mil PDIP
32-Pin PLCC
Pin and Functionally Compatible with IDT7201
FUNCTIONAL DESCRIPTION
The LH5496/96H are dual port memories with internal
addressing to implement a First-In, First-Out algorithm.
Through an advanced dual port architecture, they provide
fully asynchronous read/write operation. Empty, Full, and
Half-Full status flags are provided to prevent data over-
flow and underflow. In addition, internal logic provides for
unlimited expansion in both word size and depth.
Read and write operations automatically access se-
quential locations in memory in that data is read out in the
same order that it was written, that is on a First-In,
First-Out basis. Since the address sequence is internally
predefined, no external address information is required
for the operation of this device. A ninth data bit is provided
for parity or control information often needed in commu-
nication applications.
Empty, Full, and Half-Full status flags monitor the
extent to which data has been written into the FIFO, and
prevent improper operations (i.e., Read if the FIFO is
empty, or Write if the FIFO is full). A retransmit feature
resets the Read address pointer to its initial position,
thereby allowing repetitive readout of the same data.
Expansion In and Expansion Out pins implement an
expansion scheme that allows individual FIFOs to be
cascaded to greater depth without incurring additional
latency (bubblethrough) delays.
* LH5496 only.
NC
CMOS 512
×
9 FIFO
PIN CONNECTIONS
28-PIN PDIP
W
D
8
D
3
D
2
D
1
D
0
XI
FF
Q
0
Q
1
Q
2
Q
3
Q
8
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
D
4
D
5
D
6
D
7
FL/RT
RS
EF
XO/HF
Q
7
Q
6
Q
5
Q
4
R
5496-1D
TOP VIEW
Figure 1. Pin Connections for PDIP Packages
V
CC
32-PIN PLCC
TOP VIEW
D
3
D
8
4
D
2
D
1
D
0
XI
FF
Q
0
Q
1
NC
Q
2
5
6
7
8
9
10
11
12
13
3
2
1
32 31 30
29
28
27
26
25
24
23
22
21
D
6
D
7
NC
FL/RT
RS
EF
XO/HF
Q
7
Q
6
14 15 16 17 18 19 20
Q
4
D
4
V
SS
NC
Q
3
Q
8
Q
5
R
D
5
W
5496-2D
Figure 2. Pin Connections for PLCC Package
1
请问关于dsp的pcb问题,一般几层板?
用tms320vc5510a 一般做几层板啊? 各层怎么安排呢? 谢谢. ...
jmlou DSP 与 ARM 处理器
开关电源测试规范NEW
开关电源测试规范NEW...
tonytong 电源技术
一周好资源:16.12.12-16.12.18
编程语言 手机充值项目 Extended Kalman Filter Cubature Kalman Filter Unscented Kalman Fitler 串口调试助手源程序 《汇编语言程序设计》教案及答案(第二版)-2007 Notepad安装包 嵌 ......
okhxyyo 下载中心专版
星载高分辨!多模式SAR的建模仿真和总体设计
摘 要:阐述了星载合成孔径雷达(SAR)的常用工作模式,即聚束式!条带式!扫描式和干涉式SAR的概念!设计考虑和常用设计公式"通过建立模型,对高空间分辨率!多工作模式SAR的系统集成和总体设计进行了计 ......
JasonYoo 嵌入式系统
打造一个dm642的板子
主要是这个板子有点贵,如果人多的画,应该能便宜一点. 就画个主要的dm642,sdram,flashcpld,电源,led,按键.usb接口,uart口.这部分使用四层板 网口,视频输入输出,音频输入输出都接出来,这些使 ......
shicong DSP 与 ARM 处理器
杭州 招聘 wince、windows、linux、RF、音频驱动
大家好,我是猎头Kevin。 我在这里发帖完全是因为借助贵宝地的人气!希望能给更多的兄弟带来好的职位发展。 基本要求:本科学历,英语有4级的水平。 地点:杭州 薪资范围:3年8~10K,2年也 ......
f_sod Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1079  1557  1566  2174  733  55  6  33  24  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved