电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LH5496HU-80

产品描述CMOS 512 X 9 FIFO
文件大小140KB,共16页
制造商SHARP
官网地址http://sharp-world.com/products/device/
下载文档 全文预览

LH5496HU-80概述

CMOS 512 X 9 FIFO

文档预览

下载PDF文档
LH5496/96H
FEATURES
Fast Access Times:
15 */20/25/35/50/65/80 ns
Full CMOS Dual Port Memory Array
Fully Asynchronous Read and Write
Expandable-in Width and Depth
Full, Half-Full, and Empty Status Flags
Read Retransmit Capability
TTL Compatible I/O
Packages:
28-Pin, 300-mil PDIP
28-Pin, 600-mil PDIP
32-Pin PLCC
Pin and Functionally Compatible with IDT7201
FUNCTIONAL DESCRIPTION
The LH5496/96H are dual port memories with internal
addressing to implement a First-In, First-Out algorithm.
Through an advanced dual port architecture, they provide
fully asynchronous read/write operation. Empty, Full, and
Half-Full status flags are provided to prevent data over-
flow and underflow. In addition, internal logic provides for
unlimited expansion in both word size and depth.
Read and write operations automatically access se-
quential locations in memory in that data is read out in the
same order that it was written, that is on a First-In,
First-Out basis. Since the address sequence is internally
predefined, no external address information is required
for the operation of this device. A ninth data bit is provided
for parity or control information often needed in commu-
nication applications.
Empty, Full, and Half-Full status flags monitor the
extent to which data has been written into the FIFO, and
prevent improper operations (i.e., Read if the FIFO is
empty, or Write if the FIFO is full). A retransmit feature
resets the Read address pointer to its initial position,
thereby allowing repetitive readout of the same data.
Expansion In and Expansion Out pins implement an
expansion scheme that allows individual FIFOs to be
cascaded to greater depth without incurring additional
latency (bubblethrough) delays.
* LH5496 only.
NC
CMOS 512
×
9 FIFO
PIN CONNECTIONS
28-PIN PDIP
W
D
8
D
3
D
2
D
1
D
0
XI
FF
Q
0
Q
1
Q
2
Q
3
Q
8
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
D
4
D
5
D
6
D
7
FL/RT
RS
EF
XO/HF
Q
7
Q
6
Q
5
Q
4
R
5496-1D
TOP VIEW
Figure 1. Pin Connections for PDIP Packages
V
CC
32-PIN PLCC
TOP VIEW
D
3
D
8
4
D
2
D
1
D
0
XI
FF
Q
0
Q
1
NC
Q
2
5
6
7
8
9
10
11
12
13
3
2
1
32 31 30
29
28
27
26
25
24
23
22
21
D
6
D
7
NC
FL/RT
RS
EF
XO/HF
Q
7
Q
6
14 15 16 17 18 19 20
Q
4
D
4
V
SS
NC
Q
3
Q
8
Q
5
R
D
5
W
5496-2D
Figure 2. Pin Connections for PLCC Package
1
用PB5.0定制BSP出现的问题,下面是Build.wrn文件和Build.log文件
如题: Build.wrn文件 BUILD: Message BUILD: Directory: D:\WINCE500\platform\Emulator\SRC\INC\ does not exist. BUILD: Directory: D:\WINCE500\platform\Emulator\SRC\INC\ does no ......
chokee 嵌入式系统
LMZ12002TZ易电源模块测试和问题分析(最后一帖)
LMZ12002TZ易电源模块测试和问题分析 LMZ12002TZ易电源模块进行测试和问题分析。我之前已经将模块改成输出电压3.3V负载分别为1颗CREE R5 LED和一颗CREE XML LED,分别接上这两种LED之后,当输入 ......
awarenessxie 模拟与混合信号
MC2401两相混合式细分型步进电机驱动器
千里之行,始于足下; 运动控制,步进开始。 该图是我新近开发的步进电机驱动器,输入电压单电源12-48VDC,额定输出电流3A,最大细分数256,...... 本人还可以给您提供各种运动控制的 ......
amcc66 工业自动化与控制
CCS5.3 的新功能“GUI Composer”视频
这个功能太强大了,我原来打算用labview串口做的事 现在可以轻松在CCS5.3中实现http://software-dl.ti.com/dsps/dsps_public_sw/sdo_ccstudio/CCSv5/Demos/Create_Application/Create_Applicat ......
平湖秋月 微控制器 MCU
FPGA实现滑动平均滤波算法和LZW压缩算法
FPGA实现滑动平均滤波算法和LZW压缩算法 ...
zxopenljx FPGA/CPLD
STM32F407VGTx FSMC和UART5冲突问题?
昨天用STM32CubeMX规划STM32F407VGTx的引脚,这颗料是LQFP100的片子,主要使用的功能是ENTHERNET(MAC)、FSMC和三个串口,FSMC用来操作LCD 7寸的液晶RA8875控制器,第一选择了SYS的SWD、RCC的HSE ......
bigbat stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2377  195  1087  1428  1859  36  56  15  14  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved