电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LH5496HU-15

产品描述CMOS 512 X 9 FIFO
文件大小140KB,共16页
制造商SHARP
官网地址http://sharp-world.com/products/device/
下载文档 全文预览

LH5496HU-15概述

CMOS 512 X 9 FIFO

文档预览

下载PDF文档
LH5496/96H
FEATURES
Fast Access Times:
15 */20/25/35/50/65/80 ns
Full CMOS Dual Port Memory Array
Fully Asynchronous Read and Write
Expandable-in Width and Depth
Full, Half-Full, and Empty Status Flags
Read Retransmit Capability
TTL Compatible I/O
Packages:
28-Pin, 300-mil PDIP
28-Pin, 600-mil PDIP
32-Pin PLCC
Pin and Functionally Compatible with IDT7201
FUNCTIONAL DESCRIPTION
The LH5496/96H are dual port memories with internal
addressing to implement a First-In, First-Out algorithm.
Through an advanced dual port architecture, they provide
fully asynchronous read/write operation. Empty, Full, and
Half-Full status flags are provided to prevent data over-
flow and underflow. In addition, internal logic provides for
unlimited expansion in both word size and depth.
Read and write operations automatically access se-
quential locations in memory in that data is read out in the
same order that it was written, that is on a First-In,
First-Out basis. Since the address sequence is internally
predefined, no external address information is required
for the operation of this device. A ninth data bit is provided
for parity or control information often needed in commu-
nication applications.
Empty, Full, and Half-Full status flags monitor the
extent to which data has been written into the FIFO, and
prevent improper operations (i.e., Read if the FIFO is
empty, or Write if the FIFO is full). A retransmit feature
resets the Read address pointer to its initial position,
thereby allowing repetitive readout of the same data.
Expansion In and Expansion Out pins implement an
expansion scheme that allows individual FIFOs to be
cascaded to greater depth without incurring additional
latency (bubblethrough) delays.
* LH5496 only.
NC
CMOS 512
×
9 FIFO
PIN CONNECTIONS
28-PIN PDIP
W
D
8
D
3
D
2
D
1
D
0
XI
FF
Q
0
Q
1
Q
2
Q
3
Q
8
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
D
4
D
5
D
6
D
7
FL/RT
RS
EF
XO/HF
Q
7
Q
6
Q
5
Q
4
R
5496-1D
TOP VIEW
Figure 1. Pin Connections for PDIP Packages
V
CC
32-PIN PLCC
TOP VIEW
D
3
D
8
4
D
2
D
1
D
0
XI
FF
Q
0
Q
1
NC
Q
2
5
6
7
8
9
10
11
12
13
3
2
1
32 31 30
29
28
27
26
25
24
23
22
21
D
6
D
7
NC
FL/RT
RS
EF
XO/HF
Q
7
Q
6
14 15 16 17 18 19 20
Q
4
D
4
V
SS
NC
Q
3
Q
8
Q
5
R
D
5
W
5496-2D
Figure 2. Pin Connections for PLCC Package
1
EEWORLD大学堂----基于AM335x LED WALL应用介绍
基于AM335x LED WALL应用介绍:https://training.eeworld.com.cn/course/271 ????? LED Wall 广泛应用于体育场馆、城市及公共广场、交通、企业形象宣传、商业广告及其它应用中。其中异步全彩LE ......
chenyy DSP 与 ARM 处理器
详解IC芯片对EMI设计的影响
电磁兼容设计通常要运用各项控制技术,一般来说,越接近EMI源,实现EM控制所需的成本就越小。PCB上的集成电路芯片是EMI最主要的能量来源,因此,如果能够深入了解集成电路芯片的内部特征,可以 ......
Aguilera 模拟与混合信号
关于阳初2440的VGA的一个疑问,谢谢答疑
阳初2440开发板是用一片CH7004C来驱动VGA,而CH7004C是通过IIC控制的,但是在阳初提供的BSP里,DRIVER中的DISPLAY里面根本没有用到IIC,请问下阳初的VGA是不是像我前面说的那样驱动的,驱动是不 ......
niyuping2007 嵌入式系统
使用TPS61230A给USB OTG总线供电
作者: Charles Wong USB是日常生活中最常见的数据接口, 最开始的时候,USB有非常明确的主机和从机的区别。主机主要是个人计算机(PC),从机主要包括移动电话以及其他一些附件,比如鼠标和键 ......
qwqwqw2088 模拟与混合信号
【秀年气儿】蛇年闹新春赢大奖(已颁奖)
颁奖活动链接:https://bbs.eeworld.com.cn/thread-366283-1-1.html 我们送走了紧张繁忙的2012年,又迎来了充满希望与挑战的2013年,在新年到来之际, EEWORLD跟大家一起盼年。盼他的喜气儿 ......
EEWORLD社区 聊聊、笑笑、闹闹
CCS6没有软件仿真,代码只能在硬件上仿真吗?
求解?...
jiagntaoaaaa DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2666  229  643  310  2241  38  23  39  43  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved