电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LH5496D-20

产品描述CMOS 512 X 9 FIFO
文件大小140KB,共16页
制造商SHARP
官网地址http://sharp-world.com/products/device/
下载文档 全文预览

LH5496D-20概述

CMOS 512 X 9 FIFO

文档预览

下载PDF文档
LH5496/96H
FEATURES
Fast Access Times:
15 */20/25/35/50/65/80 ns
Full CMOS Dual Port Memory Array
Fully Asynchronous Read and Write
Expandable-in Width and Depth
Full, Half-Full, and Empty Status Flags
Read Retransmit Capability
TTL Compatible I/O
Packages:
28-Pin, 300-mil PDIP
28-Pin, 600-mil PDIP
32-Pin PLCC
Pin and Functionally Compatible with IDT7201
FUNCTIONAL DESCRIPTION
The LH5496/96H are dual port memories with internal
addressing to implement a First-In, First-Out algorithm.
Through an advanced dual port architecture, they provide
fully asynchronous read/write operation. Empty, Full, and
Half-Full status flags are provided to prevent data over-
flow and underflow. In addition, internal logic provides for
unlimited expansion in both word size and depth.
Read and write operations automatically access se-
quential locations in memory in that data is read out in the
same order that it was written, that is on a First-In,
First-Out basis. Since the address sequence is internally
predefined, no external address information is required
for the operation of this device. A ninth data bit is provided
for parity or control information often needed in commu-
nication applications.
Empty, Full, and Half-Full status flags monitor the
extent to which data has been written into the FIFO, and
prevent improper operations (i.e., Read if the FIFO is
empty, or Write if the FIFO is full). A retransmit feature
resets the Read address pointer to its initial position,
thereby allowing repetitive readout of the same data.
Expansion In and Expansion Out pins implement an
expansion scheme that allows individual FIFOs to be
cascaded to greater depth without incurring additional
latency (bubblethrough) delays.
* LH5496 only.
NC
CMOS 512
×
9 FIFO
PIN CONNECTIONS
28-PIN PDIP
W
D
8
D
3
D
2
D
1
D
0
XI
FF
Q
0
Q
1
Q
2
Q
3
Q
8
V
SS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
CC
D
4
D
5
D
6
D
7
FL/RT
RS
EF
XO/HF
Q
7
Q
6
Q
5
Q
4
R
5496-1D
TOP VIEW
Figure 1. Pin Connections for PDIP Packages
V
CC
32-PIN PLCC
TOP VIEW
D
3
D
8
4
D
2
D
1
D
0
XI
FF
Q
0
Q
1
NC
Q
2
5
6
7
8
9
10
11
12
13
3
2
1
32 31 30
29
28
27
26
25
24
23
22
21
D
6
D
7
NC
FL/RT
RS
EF
XO/HF
Q
7
Q
6
14 15 16 17 18 19 20
Q
4
D
4
V
SS
NC
Q
3
Q
8
Q
5
R
D
5
W
5496-2D
Figure 2. Pin Connections for PLCC Package
1
对IAR自带STM32读写SPIFLASH例程的疑惑
查了一下手册,M25P64每页是256个字节,但在“spiflash.c”中定义如下:/*Privatetypedef----------------------------------------*/#defineSPI_FLASH_PageSize0x1006这是怎么回事?另外 ......
xifen888207 stm32/stm8
最新PPT资料下载—— 全新锂电池性能及安全性测试方案
分享个资料,深圳世强昨天到咱们公司演示安捷伦公司的N6705B 直流分析仪的部分演讲PPT(我们公司从世强购买了一台台安捷伦的直流分析仪用于手机功耗测试,这次演讲是售后服务的培训部分),据说 ......
outman 综合技术交流
求助
利用5438单片机向PC发送一串字符,并以列的形式显示出来。于是在每个字符发送完后设置一个换行符UCA1TXBUF ='',但没有换行,于是又改为UCA1TXBUF ='‘'’,说是有错误,不知道该怎么办了,请高 ......
zzbaizhi 微控制器 MCU
用Hercules™ LaunchPad™ 开发套件控制GaN功率级—第1部分
http://www.deyisupport.com/resized-image.ashx/__size/550x0/__key/communityserver-blogs-components-weblogfiles/00-00-00-00-65/6683.0.png将用一个氮化镓 (GaN) 功率级、一个HerculesT ......
Aguilera 微控制器 MCU
wince下的图像缩放
有谁在wince下做过图像缩放吗? 我用了最邻近插值法,效果不好,改用二次线性插值法,效果好了点,可是速度太慢了. 我用的ARM11的核,又没法做MMX优化. 谁有好点的解决方法吗?...
lmcfxl 嵌入式系统
射频和微波开关测试系统基础
无线通信产业的巨大成长意味着对于无线设备的元器件和组件的测试迎来了大爆发,包括对组成通信系统的各种RF IC 和微波单片集成电路的测试。这些测试通常需要很高的频率,普遍都在GHz范围。本 ......
Jacktang 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1620  1012  1342  2190  2083  55  3  30  32  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved