电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-8946801XC

产品描述UV PLD, 75ns, 128-Cell, CMOS, CPGA68, CERAMIC, PGA-68
产品类别可编程逻辑器件    可编程逻辑   
文件大小234KB,共15页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

5962-8946801XC概述

UV PLD, 75ns, 128-Cell, CMOS, CPGA68, CERAMIC, PGA-68

5962-8946801XC规格参数

参数名称属性值
厂商名称Cypress(赛普拉斯)
零件包装代码PGA
包装说明PGA, PGA68,11X11
针数68
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
其他特性LABS INTERCONNECTED BY PIA; 8 LABS; 128 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK
最大时钟频率22.2 MHz
系统内可编程NO
JESD-30 代码S-CPGA-P68
JESD-609代码e4
JTAG BSTNO
长度27.9527 mm
专用输入次数7
I/O 线路数量52
宏单元数128
端子数量68
最高工作温度125 °C
最低工作温度-55 °C
组织7 DEDICATED INPUTS, 52 I/O
输出函数MACROCELL
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装等效代码PGA68,11X11
封装形状SQUARE
封装形式GRID ARRAY
电源5 V
可编程逻辑类型UV PLD
传播延迟75 ns
认证状态Not Qualified
筛选级别MIL-STD-883
座面最大高度5.08 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度27.9527 mm
Base Number Matches1

文档预览

下载PDF文档
41
CY7C341
192-Macrocell MAX
®
EPLD
Features
192 macrocells in 12 logic array blocks (LABs)
Eight dedicated inputs, 64 bidirectional I/O pins
0.8-micron double-metal CMOS EPROM technology
Programmable interconnect array
384 expander product terms
Available in 84-pin HLCC, PLCC, and PGA packages
Programmable Interconnect Array
The Programmable Interconnect Array (PIA) solves inter-
connect limitations by routing only the signals needed by each
logic array block. The inputs to the PIA are the outputs of every
macrocell within the device and the I/O pin feedback of every
pin on the device.
Unlike masked or programmable gate arrays, which induce
variable delay dependent on routing, the PIA has a fixed delay.
This eliminates undesired skews among logic signals, which
may cause glitches in internal or external logic. The fixed
delay, regardless of programmable interconnect array config-
uration, simplifies design by assuring that internal signal
skews or races are avoided. The result is ease of design imple-
mentation, often in a single pass, without the multiple internal
logic placement and routing iterations required for a program-
mable gate array to achieve design timing objectives.
Functional Description
The CY7C341 is an Erasable Programmable Logic Device
(EPLD) in which CMOS EPROM cells are used to configure
logic functions within the device. The MAX
®
architecture is
100% user-configurable, allowing the devices to accom-
modate a variety of independent logic functions.
The 192 macrocells in the CY7C341 are divided into 12 LABs,
16 per LAB. There are 384 expander product terms, 32 per
LAB, to be used and shared by the macrocells within each
LAB. Each LAB is interconnected with a programmable inter-
connect array, allowing all signals to be routed throughout the
chip.
The speed and density of the CY7C341 allows them to be
used in a wide range of applications, from replacement of large
amounts of 7400-series TTL logic, to complex controllers and
multifunction chips. With greater than 37 times the function-
ality of 20-pin PLDs, the CY7C341 allows the replacement of
over 75 TTL devices. By replacing large amounts of logic, the
CY7C341 reduces board space and part count, and increases
system reliability.
Each LAB contains 16 macrocells. In LABs A, F, G, and L, eight
macrocells are connected to I/O pins and eight are buried,
while for LABs B, C, D, E, H, I, J, and K, four macrocells are
connected to I/O pins and 12 are buried. Moreover, in addition
to the I/O and buried macrocells, there are 32 single product
term logic expanders in each LAB. Their use greatly enhances
the capability of the macrocells without increasing the number
of product terms in each macrocell.
Timing Delays
Timing delays within the CY7C341 may be easily determined
using
Warp™, Warp
Professional™, or
Warp
Enterprise™
software. The CY7C341 has fixed internal delays, allowing the
user to determine the worst case timing delays for any design.
Design Recommendations
For proper operation, input and output pins must be
constrained to the range GND < (V
IN
or V
OUT
) < V
CC
. Unused
inputs must always be tied to an appropriate logic level (either
V
CC
or GND). Each set of V
CC
and GND pins must be
connected together directly at the device. Power supply
decoupling capacitors of at least 0.2
µF
must be connected
between V
CC
and GND. For the most effective decoupling,
each V
CC
pin should be separately decoupled to GND, directly
at the device. Decoupling capacitors should have good
frequency response, such as monolithic ceramic types.
Design Security
The CY7C341 contains a programmable design security
feature that controls the access to the data programmed into
the device. If this programmable feature is used, a proprietary
design implemented in the device cannot be copied or
retrieved. This enables a high level of design control to be
obtained since programmed data within EPROM cells is
invisible. The bit that controls this function, along with all other
program data, may be reset simply by erasing the device. The
CY7C341 is fully functionally tested and guaranteed through
complete testing of each programmable EPROM bit and all internal
logic elements thus ensuring 100% programming yield.
The erasable nature of these devices allows test programs to
be used and erased during early stages of the production flow.
The devices also contain on-board logic test circuitry to allow
verification of function and AC specification once encapsu-
lated in non-windowed packages.
Logic Array Blocks
There are 12 logic array blocks in the CY7C341. Each LAB
consists of a macrocell array containing 16 macrocells, an
expander product term array containing 32 expanders, and an
I/O block. The LAB is fed by the programmable interconnect
array and the dedicated input bus. All macrocell feedbacks go
to the macrocell array, the expander array, and the program-
mable interconnect array. Expanders feed themselves and the
macrocell array. All I/O feedbacks go to the programmable
interconnect array so that they may be accessed by macro-
cells in other LABs as well as the macrocells in the LAB in
which they are situated.
Externally, the CY7C341 provides eight dedicated inputs, one
of which may be used as a system clock. There are 64 I/O pins
that may be individually configured for input, output, or bidirec-
tional data flow.
Cypress Semiconductor Corporation
Document #: 38-03034 Rev. *A
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised December 11, 2001

5962-8946801XC相似产品对比

5962-8946801XC 5962-9314402MUX 5962-9206202MYX 5962-9061102YX 5962-9314402MZX
描述 UV PLD, 75ns, 128-Cell, CMOS, CPGA68, CERAMIC, PGA-68 UV PLD, 59ns, CMOS, CQCC84, CERAMIC, LCC-84 UV PLD, 59ns, CMOS, CPGA84, CERAMIC, PGA-84 UV PLD, 25ns, CMOS, CQCC28, 0.458 X 0.458 INCH, 0.180 INCH HEIGHT, LCC-28 UV PLD, 59ns, CMOS, CPGA100, CERAMIC, PGA-100
零件包装代码 PGA LCC PGA QLCC PGA
包装说明 PGA, PGA68,11X11 QCCJ, PGA, QCCJ, PGA,
针数 68 84 84 28 100
Reach Compliance Code unknown unknown unknown unknown unknown
ECCN代码 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C 3A001.A.2.C
最大时钟频率 22.2 MHz 27.7 MHz 27.7 MHz 33.3 MHz 27.7 MHz
JESD-30 代码 S-CPGA-P68 S-GQCC-J84 S-CPGA-P84 S-CQCC-J28 S-CPGA-P100
专用输入次数 7 19 7 7 19
I/O 线路数量 52 48 64 16 64
端子数量 68 84 84 28 100
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -55 °C -55 °C -55 °C -55 °C -55 °C
组织 7 DEDICATED INPUTS, 52 I/O 19 DEDICATED INPUTS, 48 I/O 7 DEDICATED INPUTS, 64 I/O 7 DEDICATED INPUTS, 16 I/O 19 DEDICATED INPUTS, 64 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, GLASS-SEALED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
封装代码 PGA QCCJ PGA QCCJ PGA
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 GRID ARRAY CHIP CARRIER GRID ARRAY CHIP CARRIER GRID ARRAY
可编程逻辑类型 UV PLD UV PLD UV PLD UV PLD UV PLD
传播延迟 75 ns 59 ns 59 ns 25 ns 59 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
筛选级别 MIL-STD-883 MIL-STD-883 Class B MIL-STD-883 Class B MIL-STD-883 MIL-STD-883 Class B
最大供电电压 5.5 V 5.5 V 5.5 V 5.5 V 5.5 V
最小供电电压 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
标称供电电压 5 V 5 V 5 V 5 V 5 V
表面贴装 NO YES NO YES NO
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 MILITARY MILITARY MILITARY MILITARY MILITARY
端子形式 PIN/PEG J BEND PIN/PEG J BEND PIN/PEG
端子位置 PERPENDICULAR QUAD PERPENDICULAR QUAD PERPENDICULAR
Base Number Matches 1 1 1 1 1
长度 27.9527 mm 29.21 mm 27.94 mm - -
座面最大高度 5.08 mm 5.08 mm 4.953 mm - -
端子节距 2.54 mm 1.27 mm 2.54 mm - -
宽度 27.9527 mm 29.21 mm 27.94 mm - -
一点感慨
现在的开发手段越来越智能化傻瓜化,搞技术很多界限越来越模糊,搞硬件的很多再学软件,搞软件有很多在学嵌入式,都觉得对方的专业更有前(钱)途,搞起好累哟:L:L:L学计算机的想搞单片机学硬件 ......
fengzhang2002 工作这点儿事
Altium Designer 09软件学习资料
Altium Designer 软件学习资料...
吴超伟 单片机
vxworks能否编出动态库,即可否生成.so文件
vxworks能否编出动态库,即可否生成.so文件? 我在使用两种编译环境tornado2.2 和 Wind River。先前我们编库时都是编写静态库(.a文件),最近我找到了一个(动态库文件.so),但不知道如何生成动 ......
zyjnh005 实时操作系统RTOS
应变式传感器
动态力加载在悬臂梁的一端,用应变片测量悬臂梁的应变,为保证应变片能正常工作,求动态力最高变化频率或者是应变片的最高工作频率? ...
a问问 传感器
交流、直流转换问题讨论
希望各位电源高手思考DC转DC,AC转DC,DC转AC,AC转AC这四个基本电源转换问题,其中包括如何转换,通过什么样的器件或元件进行转换,转换后的结果的理想度或者精度如何。然后若能分享心得和对 ......
piggyfeng 电源技术
51单片机浮点运算误差问题
请问一下 ,用stc89c52做浮点运算后, 取小数点后2位,有时有0.01误差是怎么回事,单片机做浮点运算精度如何??...
zzxuzz 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 82  2607  1700  1626  934  2  20  28  36  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved