电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EBE10RD4AEFA

产品描述1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank)
文件大小154KB,共22页
制造商ELPIDA
官网地址http://www.elpida.com/en
下载文档 选型对比 全文预览

EBE10RD4AEFA概述

1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank)

文档预览

下载PDF文档
DATA SHEET
1GB Registered DDR2 SDRAM DIMM
EBE10RD4AEFA
(128M words
×
72 bits, 1 Rank)
Description
The EBE10RD4AEFA is a 128M words
×
72 bits, 1
rank DDR2 SDRAM Module, mounting 18 pieces of
DDR2 SDRAM sealed in FBGA (µBGA
) package.
Read and write operations are performed at the cross
points of the CK and the /CK. This high-speed data
transfer is realized by the 4bits prefetch-pipelined
architecture. Data strobe (DQS and /DQS) both for
read and write are available for high speed and reliable
data bus design. By setting extended mode register,
the on-chip Delay Locked Loop (DLL) can be set
enable or disable. This module provides high density
mounting without utilizing surface mount technology.
Decoupling capacitors are mounted beside each FBGA
(µBGA) on the module board.
Note: Do not push the components or drop the
modules in order to avoid mechanical defects,
which may result in electrical defects.
Features
240-pin socket type dual in line memory module
(DIMM)
PCB height: 30.0mm
Lead pitch: 1.0mm
Lead-free
Power supply: VDD, VDDQ
=
1.8V
±
0.1V
Data rate: 533Mbps/400Mbps (max.)
SSTL_18 compatible I/O
Double-data-rate architecture: two data transfers per
clock cycle
Bi-directional, data strobe (DQS and /DQS) is
transmitted /received with data, to be used in
capturing data at the receiver
DQS is edge aligned with data for READs; center
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge; data
referenced to both edges of DQS
Four internal banks for concurrent operation
(components)
Burst length: 4, 8
/CAS latency (CL): 3, 4, 5
Auto precharge option for each burst access
Auto refresh and self refresh modes
Average refresh period
7.8µs at 0°C
TC
≤ +85°C
3.9µs at
+85°C <
TC
≤ +95°C
Posted CAS by programmable additive latency for
better command and data bus efficiency
Off-Chip-Driver Impedance Adjustment and On-Die-
Termination for better signal quality
/DQS can be disabled for single-ended Data Strobe
operation
1 piece of PLL clock driver, 2 pieces of register driver
and 1 piece of serial EEPROM (2k bits EEPROM) for
Presence Detect (PD)
Document No. E0644E30 (Ver. 3.0)
Date Published April 2005 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2005

EBE10RD4AEFA相似产品对比

EBE10RD4AEFA EBE10RD4AEFA-5C-E
描述 1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank) 1GB Registered DDR2 SDRAM DIMM (128M words x 72 bits, 1 Rank)
基于NUCLEO-L011K4的X-NUCLEO-IKS01A3传感器驱动移植
本帖最后由 sylar^z 于 2019-7-24 18:22 编辑 本次移植X-NUCLEO-IKS01A3传感器驱动是基于NUCLEO-L011K4开发板的,使用了官方的en.x-cube-mems1.zip资源包。由于NUCLEO-L011K4只有16K ROM, ......
sylar^z ST传感器与低功耗无线技术论坛
【设计工具】ISE官网资料
80665...
鑫海宝贝 FPGA/CPLD
TI 电源设计小贴士 13
欢迎来到电源设计小贴士!随着现在对更高效、更低成本电源解决方案需求的强调,我们创建了该专栏,就各种电源管理课题提出一些对您有帮助的小技巧。该专栏面向各级设计工程师。无论您是从事电源 ......
trevor 模拟与混合信号
Altium_Designer_输出Gerber文件的详细说明
Altium_Designer_输出Gerber文件的详细说明 ...
huzy 下载中心专版
遇到这个问题你要如何解决entry point symbol _c_int00 undefined
用C的时候需要RTS库,所以赶快将rts库加入你的project 吧。 你可以在这找到它 CCS_v3.X\C2000\cgtools\lib...
安_然 微控制器 MCU
通信电源集成电路手册
44616 44617...
wzt 电源技术

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2104  1968  379  2669  471  43  40  8  54  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved