电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556S166PFGI

产品类别存储   
文件大小502KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3556S166PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V3556S166PFGI - - 点击查看 点击购买

71V3556S166PFGI规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
Memory Size4 Mbit
Organization128 k x 36
Access Time3.5 ns
Maximum Clock Frequency166 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max360 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tray
高度
Height
1.4 mm
长度
Length
20 mm
Memory TypeSDR
工作温度范围
Operating Temperature Range
- 40 C to + 85 C
工厂包装数量
Factory Pack Quantity
72
类型
Type
Synchronous
宽度
Width
14 mm
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
电动车电源
我想问下电动车电源是怎样散热的 ...
j2402660750 LED专区
CBB电容的解剖后分析厂商提供是否是伪劣产品?
能否根据电容解剖后里面的材质,颜色来判断电容的品质...??我负责新品辅量的质量,同行都知道用表只能测试出它的好与坏,不能完全表明它的特性.有很多人会提议让我去检测中心...,我搜过有关信息但 ......
fexi36 分立器件
一道面试题目 一段代码输入波形
面试的美科艺,开始去了,自我介绍,然后就开始笔试,当时的题目6页代码,我不记得了,人家也不让我带出来,姑且现在随便找一道题目来请教大家把。 下面这段程序,已知输入的波形,给出 输出 ......
leomeng FPGA/CPLD
Zigbee 常用芯片
随着ZigBee技术的不断发展,做为全球领先进入ZigBee市场的旭昂电子经过多年的努力,目前已经拥有8大厂家的ZigBee芯片、模块、开发套件及ZigBee协议栈,同时也自主开发了一套简单实用的ZigBee无 ......
吸铁石上 无线连接
国外物联网平台大盘点
这个盘点不错,分享过来: 盘点一下国外六大物联网平台,广大开发者不妨比较一下各自区别。亚马逊AWS IoTAWS IoT是一款托管的云平台,使互联设备可以轻松安全地与云应用程序及其他设备交互。 ......
john_wang 无线连接
RK27 SDK编译问题
小弟我,正在做rk27 下了rk27的sdk vc60编译过了 debug.c 和debug.h找不到 还有TR,ASSERT,MyTrace找不到定义 猛然间发现工程里面加了几个obj文件, 恍然大悟 在debug.c里面定义了这几 ......
baihe 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 538  566  2693  1749  1092  53  38  55  21  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved