电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74SSTVN16859CPAG

产品描述Registers 13-Bit to 26-Bit Registered Buffer with SSTL I/O
产品类别半导体    逻辑   
文件大小72KB,共7页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

74SSTVN16859CPAG在线购买

供应商 器件名称 价格 最低购买 库存  
74SSTVN16859CPAG - - 点击查看 点击购买

74SSTVN16859CPAG概述

Registers 13-Bit to 26-Bit Registered Buffer with SSTL I/O

74SSTVN16859CPAG规格参数

参数名称属性值
产品种类
Product Category
Registers
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
封装 / 箱体
Package / Case
TSSOP-64
系列
Packaging
Tube
高度
Height
1 mm
长度
Length
17 mm
工厂包装数量
Factory Pack Quantity
28
宽度
Width
6.1 mm

文档预览

下载PDF文档
IDT74SSTVN16859C
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
IDT74SSTVN16859C
BUFFER WITH SSTL I/O
FEATURES:
1:2 registered output buffer
2.3V to 2.7V operation for PC1600, PC2100, and PC2700
2.5V to 2.7V operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
APPLICATIONS:
The SSTVN16859C is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
• Ideally suited for stacked DIMM DDR registered applications
• Along with CSPT857C/D, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
51
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2004 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2004
DSC 6517/1

74SSTVN16859CPAG相似产品对比

74SSTVN16859CPAG 74SSTVN16859CNLG-W 74SSTVN16859CPAG8
描述 Registers 13-Bit to 26-Bit Registered Buffer with SSTL I/O Registers 13-Bit to 26-Bit Registered Buffer with SSTL I/O Registers 13-Bit to 26-Bit Registered Buffer with SSTL I/O
产品种类
Product Category
Registers Registers Registers
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
封装 / 箱体
Package / Case
TSSOP-64 VFQFPN-56 TSSOP-64
高度
Height
1 mm 0.85 mm 1 mm
长度
Length
17 mm 8 mm 17 mm
宽度
Width
6.1 mm 8 mm 6.1 mm
系列
Packaging
Tube Reel -

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1460  137  1919  2695  577  14  37  59  22  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved