电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HC165D-Q100118

产品描述Diodes - General Purpose, Power, Switching SW DBL 75V 150MA HS
产品类别半导体    逻辑   
文件大小866KB,共21页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

74HC165D-Q100118在线购买

供应商 器件名称 价格 最低购买 库存  
74HC165D-Q100118 - - 点击查看 点击购买

74HC165D-Q100118概述

Diodes - General Purpose, Power, Switching SW DBL 75V 150MA HS

74HC165D-Q100118规格参数

参数名称属性值
产品种类
Product Category
Counter Shift Registers
制造商
Manufacturer
NXP(恩智浦)
封装 / 箱体
Package / Case
SO-16
Logic Family74HC
Logic TypeShift Register
输出类型
Output Type
Parallel / Serial
传播延迟时间
Propagation Delay Time
250 ns
电源电压-最大
Supply Voltage - Max
6 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
系列
Packaging
Reel
Function8 Bit Parallel In Serial Out
安装风格
Mounting Style
SMD/SMT
工作电源电压
Operating Supply Voltage
2 V to 6 V
Reset TypeAsynchronous
工厂包装数量
Factory Pack Quantity
2500
电源电压-最小
Supply Voltage - Min
2 V
Timing TypeAsynchronous
单位重量
Unit Weight
0.007079 oz

文档预览

下载PDF文档
74HC165-Q100; 74HCT165-Q100
8-bit parallel-in/serial out shift register
Rev. 1 — 17 July 2012
Product data sheet
1. General description
The 74HC165-Q100; 74HCT165-Q100 are high-speed Si-gate CMOS devices that
comply with JEDEC standard no. 7A. They are pin compatible with Low-power Schottky
TTL (LSTTL).
The 74HC165-Q100; 74HCT165-Q100 are 8-bit parallel-load or serial-in shift registers
with complementary serial outputs (Q7 and Q7) available from the last stage. When the
parallel load (PL) input is LOW, parallel data from the D0 to D7 inputs are loaded into the
register asynchronously.
When PL is HIGH, data enters the register serially at the DS input and shifts one place to
the right (Q0
Q1 Q2, etc.) with each positive-going clock transition. This feature
allows parallel-to-serial converter expansion by tying the Q7 output to the DS input of the
succeeding stage.
The clock input is a gated-OR structure which allows one input to be used as an active
LOW clock enable (CE) input. The pin assignment for the CP and CE inputs is arbitrary
and can be reversed for layout convenience. The LOW-to-HIGH transition of input CE
should only take place while CP HIGH for predictable operation. Either the CP or the CE
should be HIGH before the LOW-to-HIGH transition of PL to prevent shifting the data
when PL is activated.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
Asynchronous 8-bit parallel load
Synchronous serial input
Complies with JEDEC standard no. 7A
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0
)
Multiple package options
3. Applications
Parallel-to-serial data conversion

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1304  66  54  2687  2123  8  13  1  59  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved