电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72T3645L6-7BB

产品描述FIFO 2.5V 1K X 36 FIFO
产品类别存储   
文件大小365KB,共56页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72T3645L6-7BB在线购买

供应商 器件名称 价格 最低购买 库存  
72T3645L6-7BB - - 点击查看 点击购买

72T3645L6-7BB概述

FIFO 2.5V 1K X 36 FIFO

72T3645L6-7BB规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
电源电压-最大
Supply Voltage - Max
2.625 V
电源电压-最小
Supply Voltage - Min
2.375 V
封装 / 箱体
Package / Case
PBGA-208
系列
Packaging
Tray
高度
Height
1.76 mm
长度
Length
17 mm
工厂包装数量
Factory Pack Quantity
1
宽度
Width
17 mm
单位重量
Unit Weight
0.029288 oz

文档预览

下载PDF文档
2.5 VOLT HIGH-SPEED TeraSync
TM
FIFO 36-BIT CONFIGURATIONS
65,536 x 36
131,072 x 36
262,144 x 36
IDT72T36105
IDT72T36115
IDT72T36125
FEATURES:
Choose among the following memory organizations:
IDT72T36105
65,536 x 36
IDT72T36115
131,072 x 36
IDT72T36125
262,144 x 36
Up to 225 MHz Operation of Clocks
User selectable HSTL/LVTTL Input and/or Output
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Read Enable & Read Clock Echo outputs aid high speed operation
User selectable Asynchronous read and/or write port timing
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Program programmable flags by either serial or parallel means
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Separate SCLK input for Serial programming of flag offsets
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
JTAG port, provided for Boundary Scan function
Available in 240-pin (19mm x 19mm) Plastic Ball Grid Array (PBGA)
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts are available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
- D
n
(x36, x18 or x9)
WEN
WCL K/WR
WCS
LD
SEN
SCL K
INP UT REGISTER
OF F SET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
F WF T/SI
PF M
F SEL 0
F SEL 1
ASYW
WRITE CONTROL
L OGIC
RAM ARRAY
F L AG
L OGIC
WRITE P OINTER
BE
IP
BM
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
V ef
r
WHSTL
RHSTL
SHSTL
65,536 x 36
131,072 x36
262,144 x 36
READ P OINTER
CONTROL
L OGIC
BUS
CONF IGURATION
RESET
L OGIC
OUTP UT REGISTER
READ
CONTROL
L OGIC
RT
MARK
ASYR
J TAG CONTROL
(BOUNDARY SCAN)
RCL K/RD
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5907 dr w01
Q
0
- Q
n
(x36, x18 or x9)
ERCL K
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2017 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JUNE 2017
DSC-5907/21

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 992  2491  1687  2349  788  32  16  30  15  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved