电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GTL1655DGG-T

产品描述Bus Transceivers 16-BIT LVTTL TO GTL UBT (3-S)
产品类别半导体    逻辑   
文件大小114KB,共24页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 全文预览

GTL1655DGG-T在线购买

供应商 器件名称 价格 最低购买 库存  
GTL1655DGG-T - - 点击查看 点击购买

GTL1655DGG-T概述

Bus Transceivers 16-BIT LVTTL TO GTL UBT (3-S)

GTL1655DGG-T规格参数

参数名称属性值
产品种类
Product Category
Bus Transceivers
制造商
Manufacturer
NXP(恩智浦)
RoHSDetails
Logic FamilyGTL
Input LevelLVTTL, TTL
Output LevelGTL
输出类型
Output Type
3-State
High Level Output Current- 24 mA
Low Level Output Current100 mA
传播延迟时间
Propagation Delay Time
7.2 ns
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
封装 / 箱体
Package / Case
SOT-646
系列
Packaging
Reel
FunctionUniversal Bus Transceiver
高度
Height
1.05 mm
长度
Length
17.1 mm
安装风格
Mounting Style
SMD/SMT
Number of Channels16
Number of Circuits1
工作电源电压
Operating Supply Voltage
3.3 V
PolarityNon-Inverting
产品
Product
BiCMOS
工厂包装数量
Factory Pack Quantity
2000
Supply Current - Max45 mA
Triggering TypePositive Edge
宽度
Width
6.2 mm

文档预览

下载PDF文档
GTL1655
16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion
Rev. 01 — 11 May 2004
Product data
1. Description
The GTL1655 is a 16-bit bus transceiver that incorporates HIGH-drive
LOW-output-impedance (100 mA/12
Ω)
with LVTTL-to-GTL/GTL+ and
GTL/GTL+-to-LVTTL logic level translation.
The device is configured as two 8-bit transceivers that share a common clock and a
master output enable pin, but also have individual latch timing and output enable
signals. D-type flip-flops and D-type latches enable three modes of data transfer;
Clocked, Latched, or Transparent. The GTL1655 provides the ideal interface between
cards operating at LVTTL levels and backplanes using GTL/GTL+ signal levels. The
combination of reduced output swing, reduced input threshold levels and configurable
edge control provides the higher speed operation of GTL/GTL+ backplanes.
The GTL1655 can be used at GTL (V
TT
= 1.2 V, V
REF
= 0.8 V) or GTL+ (V
TT
= 1.5 V,
V
REF
= 1.0 V) signalling levels. Port A and the control inputs are compliant with
LVTTL signal levels and are 5 V tolerant. Port B is designed to operate at GTL or
GTL+ signal levels, with V
REF
providing the reference voltage input.
The latch enable pins (nLEAB and nLEBA), the output enable pins (nOEAB, nOEBA)
and the clock pin (CP) are used to control the data flow through the two 8-bit
transceivers (n = 1 or 2). When nLEAB is set HIGH, the device will operate in the
transparent mode Port A to Port B. HIGH-to-LOW transitions of nLEAB will latch A
data independently of CP HIGH or LOW (latched mode). LOW-to-HIGH transitions of
CP will clock A data to the B port if nLEAB is LOW (clocked mode). Using the control
pins nLEBA, nOEBA and CP in the same way, data flow from Port B to Port A can be
controlled. The OE pin can be used to disable all of the I/O pins.
To optimize signal integrity, the GTL1655 features an adjustable edge rate control
(V
ERC
). By adjusting V
ERC
between GND and V
CC
, a designer can adjust the Port B
edge rate to suit an application’s load conditions.
The GTL1655 permits true live insertion capability by incorporating:
BIAS V
CC
, to pre-charge outputs and avoid disturbing active data during card
insertion.
I
off
to disable current flow through powered-off I/Os.
Power-up 3-state, which ensures outputs are high-impedance during power-up,
thus preventing bus contention issues. Once V
CC
is above 1.5 V, the power-up
3-state circuit relinquishes control of the outputs to the OE pin. To ensure the
outputs remain 3-state, the OE pin should be tied to V
CC
via a pull-up resistor.
【pyboardCN V2】众筹
本帖最后由 dcexpert 于 2018-2-1 21:58 编辑 离第一次micropython活动已经快两年了,micropython也从默默无闻到逐步被大家接受,但是真正用于DIY和产品开发中还很少有人尝试。因此我们希望 ......
dcexpert MicroPython开源版块
用52单片机帮忙设计一个频率计
要求如下: (1)设计一款能测量 方波 正弦波 三角波的频率的频率计 (2)能测量方波的周期,和占空比。 最好能附上 硬件原理 和程序。...
c_504 51单片机
大家是用什么方法在C2000中进行中断嵌套的?
最近写程序,发现在C2000中进行中断嵌套不是很方便。 大家来说说你用什么方法。...
安_然 微控制器 MCU
tornado的操作
调试程序时,在某一行上 ,点击小手,设置断点 可是我运行程序时,程序并不在断点处 停止 是不是还有其他的地方需要设置的~ 谢谢,在线等待你的回复! wdStart(id,5*60,(FUNCPTR) ......
sealcold 嵌入式系统
为何在platform.bib和platform.reg加入驱动后,内核中没有啊?
我在platform.bib和platform.reg中加入了驱动 并且驱动也放到了release目录下 为何不能编入到内核中呢? 而且我看了下reginit.ini和ce.bib中也没有相应的信息 请问高手们问题出在哪里啊?...
yly1985 嵌入式系统
ucgui中文手册
...
qingfenglinxia 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1065  941  837  1859  125  6  45  20  41  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved