电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1061GE30-10ZXI

产品描述Switching Voltage Regulators
产品类别存储   
文件大小589KB,共25页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1061GE30-10ZXI在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1061GE30-10ZXI - - 点击查看 点击购买

CY7C1061GE30-10ZXI概述

Switching Voltage Regulators

CY7C1061GE30-10ZXI规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
Cypress(赛普拉斯)
RoHSDetails
Memory Size16 Mbit
Organization1 M x 16
Access Time10 ns
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
2.2 V
Supply Current - Max110 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TSOP-48
系列
Packaging
Tray
高度
Height
1.2 mm
长度
Length
18.4 mm
Memory TypeSDR
工厂包装数量
Factory Pack Quantity
96
类型
Type
Asynchronous
宽度
Width
12 mm

文档预览

下载PDF文档
CY7C1061G/CY7C1061GE
16-Mbit (1M words × 16-bit) Static RAM
with Error-Correcting Code (ECC)
16-Mbit (1M words × 16-bit) Static RAM with Error-Correcting Code (ECC)
Features
High speed
t
AA
= 10 ns/15 ns
Embedded error-correcting code (ECC) for single-bit error
correction
[1, 2]
Low active and standby currents
I
CC
= 90 mA typical at 100 MHz
I
SB2
= 20 mA typical
Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and
4.5 V to 5.5 V
1.0 V data retention
Transistor-transistor logic (TTL) compatible inputs and outputs
Error indication (ERR) pin to indicate 1-bit error detection and
correction
Available in Pb-free 48-pin TSOP I, 54-pin TSOP II, and 48-ball
VFBGA packages
To access devices with a single chip enable input, assert the chip
enable (CE) input LOW. To access dual chip enable devices,
assert both chip enable inputs – CE
1
as LOW and CE
2
as HIGH.
To perform data writes, assert the Write Enable (WE) input LOW,
and provide the data and address on the device data pins (I/O
0
through I/O
15
) and address pins (A
0
through A
19
) respectively.
The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs
control byte writes, and write data on the corresponding I/O lines
to the memory location specified. BHE controls I/O
8
through
I/O
15
and BLE controls I/O
0
through I/O
7
.
To perform data reads, assert the Output Enable (OE) input and
provide the required address on the address lines. Read data is
accessible on I/O lines (I/O
0
through I/O
15
). You can perform
byte accesses by asserting the required byte enable signal (BHE
or BLE) to read either the upper byte or the lower byte of data
from the specified address location.
All I/Os (I/O
0
through I/O
15
) are placed in a high-impedance state
when the device is deselected (CE HIGH for a single chip enable
device and CE
1
HIGH / CE
2
LOW for a dual chip enable device),
or control signals are de-asserted (OE, BLE, BHE).
On the CY7C1061GE devices, the detection and correction of a
single-bit error in the accessed location is indicated by the
assertion of the ERR output (ERR = High). See the
Truth Table
on page 16
for a complete description of read and write modes.
The logic block diagrams are on page 2.
The CY7C1061G and CY7C1061GE devices are available in
48-pin TSOP I, 54-pin TSOP II, and 48-ball VFBGA packages.
For a complete list of related documentation, click
here.
Functional Description
CY7C1061G and CY7C1061GE are high-performance CMOS
fast static RAM devices with embedded ECC
[1]
. Both devices are
offered in single and dual chip enable options and in multiple pin
configurations. The CY7C1061GE device includes an ERR pin
that signals a single-bit error-detection and correction event
during a read cycle.
Product Portfolio
Current Consumption
Product
Features and Options
(see
Pin Configurations on
page 4)
Single or dual chip enables
Optional ERR pins
Address MSB A
19
pin
placement options
compatible with Cypress and
other vendors
Range
V
CC
Range
(V)
1.65 V–2.2 V
2.2 V–3.6 V
4.5 V–5.5 V
Speed Operating I
CC
, (mA)
(ns)
f = f
max
10/15
Typ
[3]
Max
15
10
10
70
90
90
80
110
110
Standby, I
SB2
(mA)
Typ
[3]
20
Max
30
CY7C1061G18
CY7C1061G(E)30
CY7C1061G
Industrial
Notes
1. This device does not support automatic write-back on error detection.
2. SER FIT Rate <0.1 FIT/Mb. Refer
AN88889
for details.
3. Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V
CC
= 1.8 V (for a V
CC
range of 1.65 V–2.2 V),
V
CC
= 3 V (for a V
CC
range of 2.2 V–3.6 V), and V
CC
= 5 V (for a V
CC
range of 4.5 V–5.5 V), T
A
= 25 °C.
Cypress Semiconductor Corporation
Document Number: 001-81540 Rev. *T
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 13, 2018
5V转3.3V简单电源芯片推荐
最近在测试bq24160,按照数据手册上面的电路连接,但是就是没有测试成功,有大神可以分享一下怎么测试,或者推荐其他简单的电源芯片吗 ...
2367385505 模拟与混合信号
36张图详解网络基础知识
以下文章来源于网络技术平台,作者弗克斯 603935 前言 网络协议 我们用手机连接上网的时候,会用到许多网络协议。从手机连接 WiFi 开始,使用的是802.11(即 WLAN )协议, ......
btty038 无线连接
keil4无法编译
文件放在E盘下显示目标未创建,但把他放在C盘编译就没问题,新希望各位大佬能解答,谢谢474263 ...
鱼咕嘟咕嘟 51单片机
大家在linux与ucos上遇到的问题集中发帖吧!我们会帮您解决!
linux与ucos上遇到的问题:。。。。。。。。。...
daicheng 实时操作系统RTOS
EEWORLD论坛的星星们
请问,论坛的每周之星还有每月之星多久更新一次啊?...
jjkwz 聊聊、笑笑、闹闹
vs2005+wince下 BindingSource不能接收SqlCeDataReader?
vs2005 pc下可以这样绑定数据: SqlCommand cmd=new SqlCommand("select * from table", conn); SqlDataReader reader = cmd.ExecuteReader(); BindingSource1.datasource = reader; winc ......
gtongy 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 748  2551  2124  2002  2441  36  9  32  31  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved