CY2X013
CY2X0137
High-Performance LVDS Oscillator
High Performance LVDS Oscillator
Features
■
■
■
■
■
■
■
■
■
■
■
Functional Description
The CY2X013/CY2X0137 device is a high-performance and
high-frequency XO. The device uses a Cypress proprietary
low-noise PLL to synthesize the frequency from an integrated
crystal.
The CY2X013/CY2X0137 device is available as a
factory-configured device or as a field-programmable device.
Factory-configured devices are configured for general use or
they can be customer-specific. The same CY2X013/CY2X0137
device can be configured as four different device types as
mentioned in the
Logic Block Diagram.
For a complete list of related documentation,
click here.
Low-jitter crystal oscillator (XO)
Less than 1 ps typical root mean square (RMS) phase jitter
Low-voltage differential signaling (LVDS) output
Output frequency from 50 MHz to 690 MHz
Factory-configured or field-programmable
Integrated phase-locked loop (PLL)
Can be configured as four different devices
Supply voltage: 3.3 V or 2.5 V
5.0 × 3.2 mm Pb-free chip carrier (LCC): CY2X013
7.0 × 5.0 mm Pb-free chip carrier (LCC): CY2X0137
Commercial and industrial temperature ranges
Cypress Semiconductor Corporation
Document Number: 001-86061 Rev. *C
•
198 Champion Court
•
San Jose
,
CA 95134-1709
•
408-943-2600
Revised May 6, 2015
CY2X013
CY2X0137
Logic Block Diagram
4
CRYSTAL
OSCILLATOR
LOW- NOISE
PLL
OUTPUT
DIVIDER
PROGRAMMABLE
CONFIGURATION
CLK
5
CLK#
Device Type 1: High-performance
LVDS crystal oscillator with Output
Enable
1
OE/PD#
6
V
DD
3
V
SS
4
Device Type 2: High-performance
LVDS crystal oscillator with
Frequency Margining - I
2
C control
1
SDA
2
SCL
CRYSTAL
OSCILLATOR
LOW-NOISE
PLL
OUTPUT
DIVIDER
PROGRAMMABLE
CONFIGURATION
CLK
5
CLK#
I
2
C
INTERFACE
4
CLK
Device Type 3:
High-performance LVDS
crystal oscillator with
frequency margining -
Frequency Select
Crystal
Oscillator
Low-Noise PLL
Output
Divider
5
CLK#
FS1
1
Frequency Select
Decode
FS0
2
CRYSTAL
OSC ILLATOR
LOW-NOISE
PLL
OUTPUT
DIVIDER
4
C LK
Device Type 4:
High-performance LVDS
voltage-controlled crystal
oscillator
VIN
1
5
PROGRAMMABLE
CONFIGURATION
C LK#
OE/PD#
2
6
VDD
3
VSS
Document Number: 001-86061 Rev. *C
Page 2 of 21
CY2X013
CY2X0137
Contents
Pinouts ..............................................................................
Pin Definitions ..................................................................
Functional Description.....................................................
Device Type 1 .............................................................
Device Type 2 .............................................................
Device Type 3 .............................................................
Device Type 4 .............................................................
Programming Description ...............................................
Field-Programmable CY2X013F/CY2X0137F.............
Factory-Configured CY2X013/CY2X0137...................
Programming Variables ...................................................
Output Frequency........................................................
Pin 1: Output Enable (OE) or Power Down (PD#).......
Industrial versus Commercial Device Performance ....
Absolute Pull Range....................................................
Memory Map......................................................................
Serial Interface Protocol and Timing ...........................
Device Address ...........................................................
Data Valid....................................................................
Data Frame .................................................................
Acknowledge Pulse .....................................................
Write Operations...............................................................
Writing Individual Bytes ...............................................
Writing Multiple Bytes..................................................
Read Operations...............................................................
4
4
5
5
5
5
5
6
6
6
6
6
6
6
6
7
7
7
7
7
7
8
8
8
8
Current Address Read................................................. 8
Random Read ............................................................. 8
Sequential Read.......................................................... 8
Absolute Maximum Conditions..................................... 11
Operating Conditions..................................................... 11
DC Electrical Characteristics ........................................ 12
AC Electrical Characteristics ........................................ 13
Switching Waveforms .................................................... 14
Termination Circuits....................................................... 15
Ordering Information...................................................... 16
Possible Configurations............................................. 16
Ordering Code Definitions ......................................... 16
Package Diagrams.......................................................... 17
Acronyms ........................................................................ 19
Document Conventions ................................................. 19
Units of Measure ....................................................... 19
Document History Page ................................................. 20
Sales, Solutions, and Legal Information ...................... 21
Worldwide Sales and Design Support....................... 21
Products .................................................................... 21
PSoC® Solutions ...................................................... 21
Cypress Developer Community................................. 21
Technical Support ..................................................... 21
Document Number: 001-86061 Rev. *C
Page 3 of 21
CY2X013
CY2X0137
Pinouts
Figure 1. 6-pin Ceramic LCC Pinout
Device Type 1:
High--performance LVDS
crystal oscillator with Output
Enable:
Device Type 2:
High-performance LVDS
crystal oscillator with
Frequency Margining - I
2
C
control
SDA 1
SCLK 2
VSS 3
6 VDD
5 CLK#
4 CLK
Device Type 3:
High-performance LVDS
crystal oscillator with
Frequency Margining -
Frequency Select
Device Type 4:
High-performance LVDS
voltage-controlled crystal
oscillator
VIN 1
OE/PD# 2
VSS 3
6 VDD
5 CLK#
4 CLK
OE/PD# 1
DNU 2
VSS 3
6 VDD
5 CLK#
4 CLK
FS1 1
FS0 2
VSS 3
6 VDD
5 CLK#
4 CLK
Pin Definitions
6-pin Ceramic LCC
Name
OE/PD#
Device Type 1
1
Device Type 2
N/A
Device Type 3
N/A
Device Type 4
2
I/O Type
CMOS
input
Description
Output Enable pin: Active HIGH.
If OE = 1, CLK is enabled.
Power-down pin: Active LOW.
If PD# = 0, the device is powered
down and the clock is disabled. The
functionality
of
this
pin
is
programmable
Differential output clock
Do not use: DNU pins are electrically
connected, but perform no function
Supply voltage: 2.5 V or 3.3 V
Ground
Frequency Select
I
2
C Serial Data
I
2
C Serial Clock
VCXO control voltage, positive slope
CLK,
CLK#
DNU
VDD
VSS
FS1, FS0
SDA
SCLK
VIN
4,5
2
6
3
N/A
N/A
N/A
N/A
4,5
N/A
6
3
N/A
1
2
N/A
4,5
N/A
6
3
1,2
N/A
N/A
N/A
4,5
N/A
6
3
N/A
N/A
N/A
1
LVDS
output
–
Power
Power
CMOS
input
I/O
CMOS
input
Analog
input
Document Number: 001-86061 Rev. *C
Page 4 of 21
CY2X013
CY2X0137
Functional Description
Device Type 1
Device Type 1 is a simple crystal oscillator with one output
frequency. Pin 1 can be programmed either as OE or PD#. The
OE function is used to enable or disable the CLK output whereas
the PD# function places the device in a low-power state,
Figure 2
shows how the frequency words are arranged and
selected.
Figure 2. Frequency Words
Register
Address
10h – 15h
16h – 1Bh
1Ch – 21h
Frequency Word 0
Frequency Word 1
Frequency Word 2
Frequency Word 3
Select Byte
Bits [1:0]
00
01
10
11
Sel
Control
Device Type 2
Device Type 2 has an I
2
C bus serial interface
to change the output frequency.
[1]
,
PLL
which is used
22h – 27h
40h
CY2X013/CY2X0137 is configured for four frequencies. At
power-on, the four configurations are transparently loaded into
an internal volatile memory which, in turn, controls the PLL. The
user can switch between the four frequencies through the I
2
C
bus. The user can also configure CY2X013/CY2X0137 with new
output frequencies by shifting new data into the internal memory.
Frequency-margining is a common application for this feature.
One frequency is used for the standard operating mode of the
device, while additional frequencies are available for margin
testing, either during product development or in-system
manufacturing test.
Note that all configuration changes made using C are
temporary and are lost when power is removed from the device.
At power-on, the device returns to its original state.
The configuration for a particular frequency is stored in a 6-byte
block of memory, known as a word. CY2X013/CY2X0137 has
four such words, labeled ‘Frequency Word 0’ through ‘Frequency
Word 3’. An additional register byte contains a 2-bit field, which
selects one of the four frequency words. By writing to this select
byte, the user can switch back and forth between the four
programmed frequencies. The select byte can be configured to
select any of the four frequency words at power-on.
When changing the output frequency, the frequency transition is
not guaranteed to be smooth. There can be frequency
excursions beyond the start frequency and the new
frequency.Glitches and runt pulses are possible and time must
be allowed for the PLL to re-lock.
If more than four frequencies are needed, the I
2
C bus can be
used to change any of the four frequency words. When writing
frequency words through I
2
C, the users should not change the
currently selected word. Instead, write one of the three
unselected words before changing the select byte to select that
new word.
I
2
Device Type 3
The FS0 and FS1 pins select between four different output
frequencies, as shown in
Table 1.
Frequency margining is a
common application for this feature. One frequency is used for
the standard operating mode of the device, while the other
frequencies are available for margin testing, either during
product development or in-system manufacturing test.
Table 1. Frequency Select
FS1
0
0
1
1
FS0
0
1
0
1
Output Frequency
Frequency 0
Frequency 1
Frequency 2
Frequency 3
When changing the output frequency, the frequency transition is
not guaranteed to be smooth. There can be frequency
excursions beyond the start frequency and the new frequency.
Glitches and runt pulses are possible, and time must be allowed
for the PLL to relock.
Device Type 4
Device Type 4 is a voltage-controlled crystal oscillator. It has a
control voltage pin, VIN, which is an analog input used to adjust
the output frequency. The nominal output frequency is defined
when VIN = VDD,NOM/2. Increasing the voltage on VIN
increases the output frequency, while decreasing the voltage on
VIN decreases the output frequency. Any voltage between VSS
and VDD is allowed on VIN. The voltage or frequency slope is
very linear over most of the control voltage range.
Note
1. The serial interface is I
2
C Bus compliant with the following exceptions: SDA input leakage current, SDA input capacitance, SDA and SCLK are clamped to V
DD
,
setup time, and output hold time.
Document Number: 001-86061 Rev. *C
Page 5 of 21