74VCX16373 Low Voltage 16-Bit Transparent Latch with 3.6V Tolerant Inputs and Outputs
October 1997
Revised June 2005
74VCX16373
Low Voltage 16-Bit Transparent Latch
with 3.6V Tolerant Inputs and Outputs
General Description
The VCX16373 contains sixteen non-inverting latches with
3-STATE outputs and is intended for bus oriented applica-
tions. The device is byte controlled. The flip-flops appear to
be transparent to the data when the Latch Enable (LE) is
HIGH. When LE is LOW, the data that meets the setup time
is latched. Data appears on the bus when the Output
Enable (OE) is LOW. When OE is HIGH, the outputs are in
a high impedance state.
The 74VCX16373 is designed for low voltage (1.2V to
3.6V) V
CC
applications with I/O compatibility up to 3.6V.
The 74VCX16373 is fabricated with an advanced CMOS
technology to achieve high speed operation while maintain-
ing low CMOS power dissipation.
Features
s
1.2V to 3.6V V
CC
supply operation
s
3.6V tolerant inputs and outputs
s
t
PD
(I
n
to O
n
)
3.0 ns max for 3.0V to 3.6V V
CC
s
Power-off high impedance inputs and outputs
s
Support live insertion and withdrawal (Note 1)
s
Static Drive (I
OH
/I
OL
)
r
24 mA @ 3.0V V
CC
s
Uses patented noise/EMI reduction circuitry
s
Latch-up performance exceeds 300 mA
s
ESD performance:
Human body model
!
2000V
Machine model
!
200V
s
Also packaged in plastic Fine-Pitch Ball Grid Array
(FBGA) (Preliminary)
Note 1:
To ensure the high-impedance state during power up or power
down, OE should be tied to V
CC
through a pull-up resistor; the minimum
value of the resistor is determined by the current-sourcing capability of the
driver.
Ordering Code:
Order Number
74VCX16373G
(Note 2)(Note 3)
74VCX16373MTD
(Note 3)
Package Number
BGA54A
(Preliminary)
MTD48
Package Description
54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Note 2:
Ordering Code “G” indicates Trays.
Note 3:
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
© 2005 Fairchild Semiconductor Corporation
DS500065
www.fairchildsemi.com
74VCX16373
Connection Diagrams
Pin Assignment for TSSOP
Pin Descriptions
Pin Names
OE
n
LE
n
I
0
–I
15
O
0
–O
15
NC
Description
Output Enable Input (Active LOW)
Latch Enable Input
Inputs
Outputs
No Connect
FBGA Pin Assignments
1
A
B
C
D
E
F
G
H
J
O
0
O
2
O
4
O
6
O
8
O
10
O
12
O
14
O
15
2
NC
O
1
O
3
O
5
O
7
O
9
O
11
O
13
NC
3
OE
1
NC
V
CC
GND
GND
GND
V
CC
NC
OE
2
4
LE
1
NC
V
CC
GND
GND
GND
V
CC
NC
LE
2
5
NC
I
1
I
3
I
5
I
7
I
9
I
11
I
13
NC
6
I
0
I
2
I
4
I
6
I
8
I
10
I
12
I
14
I
15
Truth Tables
Inputs
LE
1
X
H
Pin Assignment for FBGA
H
L
OE
1
H
L
L
L
Inputs
LE
2
X
H
H
L
H
L
X
Z
O
0
Outputs
I
0
–I
7
X
L
H
X
O
0
–O
7
Z
L
H
O
0
Outputs
I
8
–I
15
X
L
H
X
O
8
–O
15
Z
L
H
O
0
OE
2
H
L
L
L
(Top Thru View)
HIGH Voltage Level
LOW Voltage Level
Immaterial (HIGH or LOW, inputs may not float)
High Impedance
Previous O
0
before HIGH-to-LOW of Latch Enable
www.fairchildsemi.com
2
74VCX16373
Functional Description
The 74VCX16373 contains sixteen edge D-type latches
with 3-STATE outputs. The device is byte controlled with
each byte functioning identically, but independent of the
other. Control pins can be shorted together to obtain full
16-bit operation. The following description applies to each
byte. When the Latch Enable (LE
n
) input is HIGH, data on
the I
n
enters the latches. In this condition the latches are
transparent, i.e., a latch output will change state each time
its I input changes. When LE
n
is LOW, the latches store
information that was present on the I inputs a setup time
preceding the HIGH-to-LOW transition on LE
n
. The
3-STATE outputs are controlled by the Output Enable
(OE
n
) input. When OE
n
is LOW the standard outputs are in
the 2-state mode. When OE
n
is HIGH, the standard outputs
are in the high impedance mode but this does not interfere
with entering new data into the latches.
Logic Diagram
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.
3
www.fairchildsemi.com
74VCX16373
Absolute Maximum Ratings
(Note 4)
Supply Voltage (V
CC
)
DC Input Voltage (V
I
)
Output Voltage (V
O
)
Outputs 3-STATED
Outputs Active (Note 5)
DC Input Diode Current (I
IK
) V
I
0V
DC Output Diode Current (I
OK
)
V
O
0V
V
O
!
V
CC
DC Output Source/Sink Current
(I
OH
/I
OL
)
DC V
CC
or GND Current per
Supply Pin (I
CC
or GND)
Storage Temperature Range (T
STG
)
0.5V to
4.6V
0.5V to
4.6V
0.5V to
4.6V
0.5V to V
CC
0.5V
50 mA
50 mA
50 mA
r
50 mA
r
100 mA
65
q
C to
150
q
C
Recommended Operating
Conditions
(Note 6)
Power Supply
Operating
Input Voltage
Output Voltage (V
O
)
Output in Active States
Output in “OFF” State
Output Current in I
OH
/I
OL
V
CC
V
CC
V
CC
V
CC
V
CC
3.0V to 3.6V
2.3V to 2.7V
1.65V to 2.3V
1.4V to 1.6V
1.2V
0.0V to V
CC
0.0V to 3.6V
1.2V to 3.6V
0.3V to
3.6V
Free Air Operating Temperature (T
A
)
Minimum Input Edge Rate (
'
t/
'
V)
V
IN
0.8V to 2.0V, V
CC
3.0V
r
24 mA
r
18 mA
r
6 mA
r
2 mA
r
100 mA
40
q
C to
85
q
C
10 ns/V
Note 4:
The Absolute Maximum Ratings are those values beyond which
the safety of the device cannot be guaranteed. The device should not be
operated at these limits. The parametric values defined in the Electrical
Characteristics tables are not guaranteed at the Absolute Maximum Rat-
ings. The “Recommended Operating Conditions” table will define the condi-
tions for actual device operation.
Note 5:
I
O
Absolute Maximum Rating must be observed.
Note 6:
Floating or unused inputs must be held HIGH or LOW.
DC Electrical Characteristics
Symbol
V
IH
Parameter
HIGH Level Input Voltage
Conditions
V
CC
(V)
2.7 - 3.6
2.3 - 2.7
1.65 - 2.3
1.4 - 1.6
1.2
V
IL
LOW Level Input Voltage
2.7 - 3.6
2.3 - 2.7
1.65 - 2.3
1.4 - 1.6
1.2
V
OH
HIGH Level Output Voltage
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
I
OH
2.0
1.6
0.65
u
V
CC
0.65
u
V
CC
0.65
u
V
CC
0.8
0.7
0.35
u
V
CC
0.35
u
V
CC
0.15 x V
CC
V
CC
0.2
2.2
2.4
2.2
V
CC
0.2
2.0
1.8
1.7
V
CC
0.2
1.25
V
CC
0.2
1.05
V
CC
0.2
V
V
V
Min
Max
Units
100
P
A
12 mA
18 mA
24 mA
100
P
A
6 mA
12 mA
18 mA
100
P
A
6 mA
100
P
A
2 mA
100
P
A
2.7 - 3.6
2.7
3.0
3.0
2.3 - 2.7
2.3
2.3
2.3
1.65 - 2.3
1.65
1.4 - 1.6
1.4
1.2
www.fairchildsemi.com
4
74VCX16373
DC Electrical Characteristics
Symbol
V
OL
Parameter
LOW Level Output Voltage
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
OL
I
I
I
OZ
I
OFF
I
I
CC
Input Leakage Current
3-STATE Output Leakage
Power-OFF Leakage Current
Quiescent Supply Current
Increase in I
CC
per Input
(Continued)
V
CC
(V)
100
P
A
12 mA
18 mA
24 mA
100
P
A
12 mA
18 mA
100
P
A
6 mA
100
P
A
2 mA
100
P
A
2.7 - 3.6
2.7
3.0
3.0
2.3 - 2.7
2.3
2.3
1.65 - 2.3
1.65
1.4 - 1.6
1.4
1.2
1.2 - 3.6
1.2 - 3.6
0
1.2 - 3.6
1.2 - 3.6
2.7 - 3.6
0.2
0.4
0.4
0.55
0.2
0.4
0.6
0.2
0.3
0.2
0.35
0.05
V
Conditions
Min
Max
Units
0
d
V
I
d
3.6V
0
d
V
O
d
3.6V
V
I
V
I
V
IH
V
IH
or V
IL
V
CC
or GND
V
CC
0.6V
0
d
(V
I
, V
O
)
d
3.6V
V
CC
d
(V
I
, V
O
)
d
3.6V (Note 7)
r
5.0
r
10.0
10.0
20.0
P
A
P
A
P
A
P
A
P
A
r
20.0
750
'
I
CC
Note 7:
Outputs disabled or 3-STATE only.
AC Electrical Characteristics
Symbol
t
PHL
, t
PLH
Parameter
Propagation Delay
LE to O
n
C
L
t
PHL
, t
PLH
Propagation Delay
I
n
to O
n
C
L
t
PZL
, t
PZH
Output Enable Time
C
L
C
L
C
L
(Note 8)
Conditions
V
CC
(V)
3.3
r
0.3
2.5
r
0.2
1.8
r
0.15
T
A
40
q
C to
85
q
C,
Min
0.8
1.0
1.5
1.0
1.5
0.8
1.0
1.5
1.0
1.5
0.8
1.0
1.5
1.0
1.5
0.8
1.0
1.5
1.0
1.5
1.5
1.5
2.5
3.0
6.0
Max
3.0
3.9
7.8
15.6
39.0
3.0
3.4
6.8
13.6
34.0
3.5
4.6
9.2
18.4
46.0
3.5
3.8
6.8
13.6
34.0
Units
Figure
Number
Figures
1, 2
Figures
7, 8
Figures
1, 2
Figures
7, 8
Figures
1, 3, 4
Figures
7, 9, 10
Figures
1, 3, 4
Figures
7, 9, 10
Figures
1, 6
Figures
6, 7
30 pF, R
L
500
:
ns
15 pF, R
L
30 pF, R
L
2k
:
500
:
1.5
r
0.1
1.2
3.3
r
0.3
2.5
r
0.2
1.8
r
0.15
ns
ns
15 pF, R
L
30 pF, R
L
2k
:
500
:
1.5
r
0.1
1.2
3.3
r
0.3
2.5
r
0.2
1.8
r
0.15
ns
ns
C
L
t
PLZ
, t
PHZ
Output Disable Time
C
L
15 pF, R
L
30 pF, R
L
2k
:
500
:
1.5
r
0.1
1.2
3.3
r
0.3
2.5
r
0.2
1.8
r
0.15
ns
ns
C
L
T
S
Setup Time
C
L
15 pF, R
L
30 pF, R
L
2k
:
500
:
1.5
r
0.1
1.2
3.3
r
0.3
2.5
r
0.2
1.8
r
0.15
ns
ns
C
L
15 pF, R
L
2k
:
1.5
r
0.1
1.2
ns
5
www.fairchildsemi.com