电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS64M4CS-6K

产品描述256mb ddr synchronous dram
文件大小2MB,共76页
制造商NanoAmp ( ON Semiconductor )
官网地址http://www.onsemi.cn/PowerSolutions/home.do
下载文档 全文预览

NT5DS64M4CS-6K概述

256mb ddr synchronous dram

文档预览

下载PDF文档
NanoAmp Solutions, Inc.
670 N. McCarthy Blvd. Ste.#220, Milpitas, CA 95035
ph: 408-935-7777
www.nanoamp.com
NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT
NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS
256Mb DDR Synchronous DRAM
Features
CAS Latency and Frequency
CAS
Latency
2
2.5
3
Maximum Operating Frequency
(MHz)
DDR400
DDR333
(5T)
(6K)
-
133
166
166
200
-
• DDR 256M bit, die C, based on 110nm design rules
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2/2.5(DDR333) , 2.5/3(DDR400)
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DD
= V
DDQ
= 2.5V
±
0.2V (DDR333)
V
DD
= V
DDQ
= 2.6V
±
0.1V (DDR400)
Available in Halogen and Lead Free packaging
Description
NT5DS64M4CT, NT5DS32M8CT and NT5DS16M16CT,
NT5DS64M4CS, NT5DS32M8CS and NT5DS16M16CS are
256Mb SDRAM devices based using a DDR interface.
They are all based on Nanya’s 110 nm design process.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
This synchronous DDR SDRAM device is manufactured
using the advanced process and fab of Nanya Tehcnology
Cor oration.
p
DOC # 14-02-044 Rev A ECN # 01-1116
The specifications of this device are subject to change without notice. For latest documentation, see http://www.nanoamp.com
1
共享一下我的论文-uClinux 在EasyARM2200开发板上的运行
摘 要:EasyARM2200开发板仅有512KB RAM和2MB FLASH存储器资源,能否运行uClinux以及如何运行 uClinux,是喜爱这款开发板的技术人员一个共同的心声。本文通过分析uClinux的内存管理和内核引导机 ......
httpx Linux开发
AT89C51
#include #define uchar unsigned char #define uint unsigned int sbit LED = P0^0; void mian() { LED = 1; EA =1; EX0 = 1; TCON = 0x01; //高电平到低电平跳变 while(1) ......
mgp765321 嵌入式系统
小知识:锂电池、储备电池和标准电池
1.锂电池 以锂为负极的电池。它是60年代以后发展起来的新型高能量电池。按所用电解质不同分为:①高温熔融盐锂电池;②有机电解质锂电池;③无机非水电解质锂电池;④固体电解质锂电池; ......
qwqwqw2088 模拟与混合信号
出一个FPGA的开发板板和USB下载线,350包邮
出一个FPGA的核心板和USB下载线,几乎全新,到手玩了一个月,就没有动过了,1月份的时候550从淘宝上买的,现在350包邮,出掉~南京的支持面交, 有兴趣的话直接联系我 手机:13770305251 手上还有这 ......
huibin 嵌入式系统
请教BiCMOS反相器的理解问题
请教BiCMOS反相器的理解问题,以前貌似有人问过,但还是没弄明白 如下图,当输入Vi为H,前级反相器的输出(即T1管的基极)为L,此时T1管就截止了,相当于断开 同时N3管的栅极也为L,N3也是截 ......
better0ne 模拟电子
stc12c5a60s2单片机 捕获模式 测频率的问题 求助各位老师
我用的是stc12c5a60s2 用捕获模式测量方波频率 希望测几十hz到十几khz的频率 我写了一段程序 但是真的不知道问题出在哪 希望老师能帮我看看 我的问题出在哪里 先跪谢了。。。 /***** ......
cheney1227 单片机

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 972  2279  2692  734  1163  20  46  55  15  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved