电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LTC2274

产品描述16-bit, 105msps serial output adc
产品类别配件   
文件大小895KB,共40页
制造商Linear ( ADI )
官网地址http://www.analog.com/cn/index.html
标准  
下载文档 选型对比 全文预览

LTC2274概述

16-bit, 105msps serial output adc

文档预览

下载PDF文档
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
LTC2274
16-Bit, 105Msps Serial
Output ADC
DESCRIPTION
The LTC
®
2274 is a 105Msps, 16-bit A/D converter with
a high speed serial interface. It is designed for digitizing
high frequency, wide dynamic range signals with an input
bandwidth of 700MHz. The input range of the ADC can
be optimized using the PGA front end. The output data is
serialized according to the JEDEC Serial Interface for Data
Converters specification (JESD204).
The LTC2274 is perfect for demanding applications where
it is desirable to isolate the sensitive analog circuits from
the noisy digital logic. The AC performance includes a
77.7dB Noise Floor and 100dB spurious free dynamic range
(SFDR). Ultra low internal jitter of 80fs RMS allows under-
sampling of high input frequencies with excellent noise
performance. Maximum DC specs include ±4.5LSB INL
and ±1LSB DNL (no missing codes) over temperature.
The encode clock inputs, ENC
+
and ENC
, may be driven
differentially or single-ended with a sine wave, PECL,
LVDS, TTL or CMOS inputs. A clock duty cycle stabilizer
allows high performance at full speed with a wide range
of clock duty cycles.
L,
LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other
trademarks are the property of their respective owners.
n
High Speed Serial Interface (JESD204)
Sample Rate: 105Msps
77.7dBFS Noise Floor
100dB SFDR
SFDR >82dB at 250MHz (1.5V
P-P
Input Range)
PGA Front End (2.25V
P-P
or 1.5V
P-P
Input Range)
700MHz Full Power Bandwidth S/H
Optional Internal Dither
Single 3.3V Supply
Power Dissipation: 1300mW
Clock Duty Cycle Stabilizer
Pin Compatible Family
105Msps: LTC2274
80Msps: LTC2273
65Msps: LTC2272
40-Pin 6mm
×
6mm QFN Package
APPLICATIONS
n
n
n
n
n
n
Telecommunications
Receivers
Cellular Base Stations
Spectrum Analysis
Imaging Systems
ATE
TYPICAL APPLICATION
3.3V
SENSE
V
CM
1.25V
COMMON MODE
BIAS VOLTAGE
INTERNAL ADC
REFERENCE
GENERATOR
FAM
SYNC
+
8B/10B
ENCODER
16
20
SYNC
OV
DD
1.2V TO 3.3V
0.1μF
50Ω
A
IN +
ANALOG
INPUT
A
IN
ASIC OR FPGA
128k Point FFT, f
IN
= 4.93MHz,
–1dBFS, PGA = 0
0
–10
–20
–30
–40
–50
–60
–70
–80
–90
–100
–110
–120
–130
2.2μF
50Ω
AMPLITUDE (dBFS)
CMLOUT
+
+
SERIAL
RECEIVER
+
S/H
AMP
CLOCK
CLOCK/DUTY
CYCLE
CONTROL
ENC
+
16-BIT
PIPELINED
ADC CORE
SERIALIZER
CORRECTION
LOGIC
CMLOUT
SCRAMBLER/
PATTERN
GENERATOR
20X
PLL
GND
V
DD
3.3V
0.1μF
0.1μF
2274 TA01
0
10
20
30
40
FREQUENCY (MHz)
50
2274 TA01b
ENC
PGA DITH MSBINV SHDN
PAT1 PAT0 SCRAM SRR1 SRR0
2274f
1

LTC2274相似产品对比

LTC2274 LTC2274CUJ-TR LTC2274CUJ-TRPBF LTC2274IUJ LTC2274IUJ-TR LTC2274UJ
描述 16-bit, 105msps serial output adc 16-Bit, 105Msps Serial Output ADC 16-Bit, 105Msps Serial Output ADC 16-Bit, 105Msps Serial Output ADC 16-Bit, 105Msps Serial Output ADC 16-Bit, 105Msps Serial Output ADC

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2239  1953  1434  2423  1483  32  14  5  3  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved