电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HB54R1G9F2U-A75B

产品描述1gb registered ddr sdram dimm
文件大小174KB,共16页
制造商Elpida Memory
官网地址http://www.elpida.com/en
下载文档 选型对比 全文预览

HB54R1G9F2U-A75B概述

1gb registered ddr sdram dimm

文档预览

下载PDF文档
DATA SHEET
1GB Registered DDR SDRAM DIMM
HB54R1G9F2U-A75B/B75B/10B (128M words
×
72 bits, 2 Banks)
Description
The HB54R1G9F2U is a 128M
×
72
×
2 bank Double
Data Rate (DDR) SDRAM Module, mounted 36 pieces
of 256Mbits DDR SDRAM (HM5425401BTB) sealed in
TCP package, 1 piece of PLL clock driver, 2 pieces of
register driver and 1 piece of serial EEPROM (2k bits
EEPROM) for Presence Detect (PD). Read and write
operations are performed at the cross points of the CK
and the /CK. This high-speed data transfer is realized
by the 2-bit prefetch-pipelined architecture. Data
strobe (DQS) both for read and write are available for
high speed and reliable data bus design. By setting
extended mode register, the on-chip Delay Locked
Loop (DLL) can be set enable or disable. An outline of
the products is 184-pin socket type package (dual lead
out). Therefore, it makes high density mounting
possible without surface mount technology. It provides
common data inputs and outputs.
Decoupling
capacitors are mounted beside each TCP on the
module board.
Note: Do not push the cover or drop the modules in
order to protect from mechanical defects, which
would be electrical defects.
Features
184-pin socket type package (dual lead out)
Outline: 133.35mm (Length)
×
30.48mm (Height)
×
4.80mm (Thickness)
Lead pitch: 1.27mm
2.5V power supply (VCC/VCCQ)
SSTL-2 interface for all inputs and outputs
Clock frequency: 143MHz/133MHz/125MHz (max.)
Data inputs and outputs are synchronized with DQS
4 banks can operate simultaneously and
independently (Component)
Burst read/write operation
Programmable burst length: 2, 4, 8
Burst read stop capability
Programmable burst sequence
Sequential
Interleave
Start addressing capability
Even and Odd
Programmable /CAS latency (CL): 3, 3.5
8192 refresh cycles: 7.8µs (8192/64ms)
2 variations of refresh
Auto refresh
Self refresh
Document No. E0192H30 (Ver. 3.0)
Date Published September 2002 (K) Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2001-2002
Elpida Memory, Inc. is a joint venture DRAM company of NEC Corporation and Hitachi, Ltd.

HB54R1G9F2U-A75B相似产品对比

HB54R1G9F2U-A75B HB54R1G9F2U HB54R1G9F2U-10B HB54R1G9F2U-B75B
描述 1gb registered ddr sdram dimm 1gb registered ddr sdram dimm 1gb registered ddr sdram dimm 1gb registered ddr sdram dimm
Zstack学习经验点滴:如何使用OSAL的事件?
如何使用OSAL的事件?OSAL通过一个16位宽度的数组来管理事件,意味着OSAL最多可以支持16个事件,其中最高位(0x08000,SYS_EVENT_MSG)系统保留,用户可以使用的事件有15个。事件的使用很简单: ......
kata 无线连接
国外FPGA教材<设计与验证-Verilog HDL>
国外FPGA教材教你如何编写textbench 非常不错 ...
yhsy1002 FPGA/CPLD
Wince 是否支持大页nand flash?文件格式是dosfs吗?
Wince是否支持大页nand flash?文件格式是dosfs吗? Wince支持的Nand的大页模式和小页模式是同一个文件系统吗?...
ashsworld 嵌入式系统
何时使用 BJT 电源开关
本帖最后由 wstt 于 2014-4-22 01:06 编辑 今天,开关电源将把 MOSFET 作为电源开关几乎是意料之中的事情。但在一些实例中,与 MOSFET 相比,双极性结式晶体管 (BJT) 可能仍然会有一定的优势 ......
wstt 微控制器 MCU
CAN一次最多发多少字节数据?
TxMessage.DLC最多是8字节,我一次要发24个。分三次发,发送程序如下TestStatusCAN_Polling(void){u32i=0;u8m=0;//每次发送的字节数u8n=0;//总的发送的字节数u8p;//清空缓存用u8TransmitMa ......
jjt000440949 stm32/stm8
EEWORLD大学堂----如何在步进电机中运用集成式的电流感应器
如何在步进电机中运用集成式的电流感应器:https://training.eeworld.com.cn/course/3862...
hi5 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1899  571  2100  551  1097  38  36  44  31  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved