电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CN8478EBG

产品描述multichannel synchronous communications controller (musycc?)
产品类别无线/射频/通信    电信电路   
文件大小1MB,共221页
制造商CONEXANT
官网地址http://www.conexant.com/
下载文档 详细参数 全文预览

CN8478EBG概述

multichannel synchronous communications controller (musycc?)

CN8478EBG规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称CONEXANT
零件包装代码BGA
包装说明PLASTIC, BGA-208
针数208
Reach Compliance Codecompliant
JESD-30 代码S-PBGA-B208
JESD-609代码e0
长度17 mm
功能数量1
端子数量208
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.97 mm
标称供电电压2.5 V
表面贴装YES
技术CMOS
电信集成电路类型INTERFACE CIRCUIT
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度17 mm

文档预览

下载PDF文档
Advance Information
This document contains information on a product under development. The parametric information
contains target parameters that are subject to change.
CN8478/CN8474A/CN8472A/CN8471A
Multichannel Synchronous Communications Controller (MUSYCC™)
Product Description
The CN8478, CN8474A, CN8472A, and CN8471A are advanced Multichannel
Synchronous Communication Controllers (MUSYCCs) that format and deformat up
to 256 (CN8478), 128 (CN8474A), 64 (CN8472A), or 32 (CN8471A) HDLC
channels in a single CMOS integrated circuit. MUSYCC operates at Layer 2 of the
Open Systems Interconnection (OSI) protocol reference model. MUSYCC provides
a comprehensive, high-density solution for processing HDLC channels for
internetworking applications such as Frame Relay, ISDN D-channel signaling,
X.25, Signaling System 7 (SS7), DXI, ISUP, and LAN/WAN data transport. Under
minimal host supervision, MUSYCC manages a linked list of channel data buffers
in host memory by performing Direct Memory Access (DMA) of the HDLC
channels.
MUSYCC interfaces with eight independent serial data streams, such as T1/E1
signals, and then transfers data across the popular 32-bit Peripheral Component
Interface (PCI) bus to system memory at a rate of up to 66 MHz. Each serial
interface can be operated at up to 8.192 MHz. Logical channels can be mapped as
any combination of DS0 time slots to support ISDN hyperchannels (Nx64 kbps) or
as any number of bits in a DS0 for subchanneling applications (Nx8 kbps).
MUSYCC also includes a 32-bit expansion port for bridging the PCI bus to local
microprocessors or peripherals. A JTAG port enables boundary-scan testing to
replace bed-of-nails board testing.
Device drivers for Linux, VxWorks
®
, and pSOS™ operating systems are
available under a no-fee license agreement from Conexant. The device drivers
include C source code and supporting software documents.
Distinguishing Features
256-, 128-, 64-, or 32-channel HDLC
controller
OSI Layer 2 protocol support
General purpose HDLC (ISO 3309)
– X.25 (LAPB)
– Frame relay (LAPF/ANSI T1.618)
– ISDN D-channel (LAPD/Q.921)
– SS7 support
8, 4, 2, or 1 independent serial interfaces
which support
– T1/E1 data streams
– DC to 8.192 Mbps TDM busses
Configurable logical channels
– Standard DS0 (56, 64 kbps)
– Hyperchannel (Nx64)
– Subchannel (Nx8)
Per-channel protocol mode selection
– 16-bit FCS mode
– 32-bit FCS mode
– SS7 mode (16-bit FCS)
– Transparent mode (unformatted data)
Per-channel DMA buffer management
– Linked list data structures
– Variable size transmit/receive FIFO
Per-channel message length check
– Select no length checking
– Select from two 12-bit registers to
compare message length
– Maximum length 16,384 Bytes
Direct PCI bus interface
– 32-bit, 66 or 33 MHz operation
– Bus master and slave operation
– PCI Version 2.1
Local Expansion Bus interface (EBUS)
– 32-bit multiplexed address/data bus
– Burst access up to 64 Bytes
Low power, 3.3/2.5 V CMOS operation
JTAG boundary scan access port
208-pin PQFP/surface-mount package
BGA
ISDN basic-rate or primary-rate interfaces
ISDN D-channel controller
Routers
Cellular base station switch controller
CSU/DSU
Protocol converter
Packet data switch
Frame relay switches/Frame Relay Access
Devices (FRAD)
DXI network interface
Distributed packet-based communications
system
Access multiplexer/concentrator
Functional Block Diagram
Host
Interface
Channel Group 0 – Serial Interface
DMA
Controller
Tx/Rx-DMAC
Interrupt
Controller
Bit-Level
Processor
Tx/Rx-BLP
Port
Interface
Tx/Rx
Device
Configuration
Registers
Channel Group 1 – Serial Interface
Serial Data Bus
Local Bus
Channel Group 2 – Serial Interface
Channel Group 3 – Serial Interface
Channel Group 4 – Serial Interface
Channel Group 5 – Serial Interface
Channel Group 6 – Serial Interface
Channel Group 7 – Serial Interface
Note: Number of serial interfaces is device-dependent.
PCI Bus
PCI
Interface
Applications
PCI
Configuration
Space
(Function 0)
PCI
Configuration
Space
(Function 1)
Boundary Scan and Test Access
Expanion Bus Interface
100660E
Conexant
公益视频《迷失的家园》
http://player.youku.com/player.php/sid/XNDkxMTQ2OTAw/v.swf...
mmmllb 聊聊、笑笑、闹闹
[新器件] 防闩锁、耐8K-ESD的开关
ADG5401特色 沟道隔离可防止闩锁。 电介质沟道将P沟道与N沟道晶体管分开, 保证即使在严重过压状况下,也不会发生闩锁现象。 低导通电阻RON。 双电源供电。对于双极性模拟信号应用, ......
dontium ADI 工业技术
IAR编译器在函数调用时入栈问题
用IAR 写51的程序 发现有的函数调用的时候将编译器返回地址入栈了, 而有的函数在调用的时候却没有将返回地址入栈,但是执行完函数后依然能够正确返回 这是什么原因呢? ...
junuo 嵌入式系统
BeagleBone 学习笔记07_2012_10_10
嗯,开贴说说电路设计,今天终于开始画图了 1)RGB转VGA电路,用的ADI实验室电路哇,maylove能帮我搞点样品么,ADV7125和AD1580各2pcs就行啦,电路就不分析了ADI实验室电路大家懂得 98623 ......
lyzhangxiang DSP 与 ARM 处理器
申请STEVAL-IDB007V1 BLE开发套件
作为学生想先学习一下STEVAL-IDB007V1 BLE开发套件,然后最近在做一个无线小车的项目,但所用的无线蓝牙模块有太多弊端,传输数据量小,而且传输慢。所以想试试移植到这个模块上试试。然后比赛 ......
玉生烟 意法半导体-低功耗射频
工程抗干扰四大基本要领—— “一防,二避,三抗,四补”
一防:设防,将干扰拒之门外,措施: 1. 线缆穿镀锌铁管,走金属线槽; 2. 线缆埋地; 3. 采用双绝缘双屏蔽抗干扰同轴电缆; 4. 摄像机与护罩绝缘,护罩接大地; 二避:改变视频原信号传 ......
alexa 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1888  2379  1920  2421  1554  4  20  35  19  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved