电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT5C1001F-35L/883C

产品描述1M x 1 sram sram memory array
文件大小92KB,共13页
制造商AUSTIN
官网地址http://www.austinsemiconductor.com/
下载文档 全文预览

MT5C1001F-35L/883C概述

1M x 1 sram sram memory array

文档预览

下载PDF文档
Austin Semiconductor, Inc.
1M x 1 SRAM
SRAM MEMORY ARRAY
AVAILABLE AS MILITARY
SPECIFICATIONS
• SMD 5962-92316
• MIL-STD-883
MT5C1001
Limited Availability
PIN ASSIGNMENT
(Top View)
SRAM
28-Pin DIP (C)
(400 MIL)
A10
A11
A12
A13
A14
A15
NC
A16
A17
A18
A19
Q
WE\
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Vcc
A9
A8
A7
A6
A5
A4
NC
A3
A2
A1
A0
D
CE\
32-Pin LCC (EC)
32-Pin SOJ (DCJ)
A10
A11
A12
NC
A13
A14
A15
NC
A16
A17
A18
A19
NC
Q
WE\
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
NC
A9
A8
A7
A6
A5
A4
A3
NC
A2
NC
A1
A0
D
CE\
FEATURES
High Speed: 20, 25, 35, and 45
Battery Backup: 2V data retention
Low power standby
Single +5V (+10%) Power Supply
Easy memory expansion with CE\ and OE\ options.
All inputs and outputs are TTL compatible
Three-state output
32-Pin Flat Pack (F)
OPTIONS
• Timing
20ns access
25ns access
35ns access
45ns access
55ns access
70ns access
• Package(s)
Ceramic DIP (400 mil)
Ceramic LCC
Ceramic Flatpack
Ceramic SOJ
MARKING
-20
-25
-35
-45
-55*
-70*
A10
A11
A12
NC
A13
A14
A15
NC
A16
A17
A18
A19
NC
Q
WE\
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
NC
A9
A8
A7
A6
A5
A4
A3
NC
A2
NC
A1
A0
D
CE\
C
EC
F
DCJ
No. 109
No. 207
No. 303
No. 501
GENERAL DESCRIPTION
The MT5C1001 employs low power, high-performance
silicon-gate CMOS technology. Static design eliminates the
need for external clocks or timing strobes while CMOS circuitry
reduces power consumption and provides for greater
reliability.
For flexibility in high-speed memory applications, ASI
offers chip enable (CE\) and output enable (OE\) capability.
These enhancements can place the outputs in High-Z for addi-
tional flexibility in system design. Writing to these devices is
accomplished when write enable (WE|) and CE\ inputs are both
LOW. Reading is accomplished when WE\ remains HIGH while
CE\ and OE\ go LOW. The devices offer a reduced power
standby mode when disabled. This allows system designs to
achieve low standby power requirements.
The “L” version provides an approximate 50 percent
reduction in CMOS standby current (I
SBC2
) over the standard
version.
All devices operation from a single +5V power supply
and all inputs and outputs are fully TTL compatible.
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
• Operating Temperature Ranges
Industrial (-40
o
C to +85
o
C)
IT
o
o
Military (-55 C to +125 C)
XT
• 2V data retention/low power
L
*Electrical characteristics identical to those provided for the
45ns access devices.
For more products and information
please visit our web site at
www.austinsemiconductor.com
MT5C1001
Rev. 2.1 06/05
1
evc程序如何放到pda上运行
请教各位我用evc写的程序直接连接pda编译可以,但是将exe文件直接拷贝到其它pda上运行就不可以,请问应该怎样直接在其它pda上运行呢?...
fuqiang 嵌入式系统
硬件工程师面试试题及答案
模拟电路 1、基尔霍夫定理的内容是什么? 基尔霍夫定律包括电流定律和电压定律 电流定律:在集总电路中,任何时刻,对任一节点,所有流出节点的支路电流的代数和恒等于零。 电压定律:在集 ......
maskghost 聊聊、笑笑、闹闹
自制的protel元件
请问大家怎样做好自制的protel元件????其中有哪些注意的事项??...
无泪的哭泣 PCB设计
FPGA集成电路笔试面试题解答20171012(连载未完)
FPGA/集成电路笔试面试题解答 本次更新日期2017年10月12日已更新27个笔试面试题 还未完结连载更新。 。 。 别人连载小说,我们连载FPGA/集成电路笔试面试题解答视频!一点一滴 ......
xuehua_12 FPGA/CPLD
信号传输中的防电磁干扰技术
大型离心式压缩机状态监测系统传输过程中,振动、温度信号受到不明电磁干扰,造成振动值不规律的跃升,有时候造成机组停机。现在寻求一种信号传输过程中的防电磁干扰检测技术或设备。 ...
18015858399 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2907  2883  1758  620  1027  9  35  4  30  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved