电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3651L20PQFG

产品描述FIFO, 2KX36, 12ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132
产品类别存储    存储   
文件大小186KB,共21页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

72V3651L20PQFG概述

FIFO, 2KX36, 12ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132

72V3651L20PQFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFP
包装说明QFP,
针数132
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间12 ns
其他特性MAILBOX
周期时间20 ns
JESD-30 代码S-PQFP-G132
JESD-609代码e3
长度24.13 mm
内存密度73728 bit
内存宽度36
功能数量1
端子数量132
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度4.57 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.13 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
512 x 36
1,024 x 36
2,048 x 36
IDT72V3631
IDT72V3641
IDT72V3651
FEATURES
Storage capacity:
IDT72V3631 - 512 x 36
IDT72V3641 - 1,024 x 36
IDT72V3651 - 2,048 x 36
Supports clock frequencies up to 67 MHz
Fast access times of 10ns
Free-running CLKA and CLKB can be asynchronous or coinci-
dent (permits simultaneous reading and writing of data on a
single clock edge)
Clocked FIFO buffering data from Port A to Port B
Synchronous read retransmit capability
Mailbox register in each direction
Programmable Almost-Full and Almost-Empty flags
Microprocessor interface control logic
Input Ready (IR) and Almost-Full (AF) flags synchronized by
CLKA
Output Ready (OR) and Almost-Empty (AE) flags synchronized
by CLKB
Available in 132-pin plastic quad flat package (PQFP) or space-
saving 120-pin thin quad flat package (TQFP)
Pin and functionally compatible versions of the 5V operating
IDT723631/723641/723651
Easily expandable in width and depth
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts are available, see ordering information
DESCRIPTION
The IDT72V3631/72V3641/72V3651 are pin and functionally compatible
versons of the IDT723631/723641/723651, designed to run off a 3.3V supply
for exceptionally low-power consumption. These devices are monolithic high-
speed, low-power, CMOS clocked FIFO memory. It supports clock frequencies
up to 67 MHz and has read access times as fast as 10ns. The 512/1,024/2,048
x 36 dual-port SRAM FIFO buffers data from port A to Port B. The FIFO memory
has retransmit capability, which allows previously read data to be accessed
again. The FIFO operates in First Word Fall Through mode and has flags to
indicate empty and full conditions and conditions and two programmable flags
(Almost-Full and Almost-Empty) to indicate when a selected number of words
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Input
Register
Output
Register
Sync
Retransmit
Logic
CLKA
CSA
W/RA
ENA
MBA
Port-A
Control
Logic
RAM ARRAY
512 x 36
1,024 x 36
2,048 x 36
RST
Reset
Logic
RTM
RFM
B
0
- B
35
OR
AE
36
A
0
- A
35
IR
AF
Write
Pointer
Read
Pointer
Status Flag
Logic
FS
0
/SD
FS
1
/SEN
10
Flag Offset
Registers
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
4658 drw 01
Mail 2
Register
MBF2
IDT and the IDT logo are registered trademark of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©
2009 Integrated Device Technology, Inc.
All rights reserved.
FEBRUARY 2009
DSC-4658/3
1
1
Product specifications subject to change without notice.

72V3651L20PQFG相似产品对比

72V3651L20PQFG 72V3641L20PQFG 72V3631L20PQFG 72V3631L20PFG 72V3641L15PQFG 72V3651L15PQFG 72V3651L20PFG 72V3631L15PQFG 72V3651L15PFG
描述 FIFO, 2KX36, 12ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 FIFO, 1KX36, 12ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 FIFO, 512X36, 12ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 FIFO, 512X36, 12ns, Synchronous, CMOS, PQFP120, GREEN, TQFP-120 FIFO, 1KX36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 FIFO, 2KX36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 FIFO, 2KX36, 12ns, Synchronous, CMOS, PQFP120, GREEN, TQFP-120 FIFO, 512X36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132 FIFO, 2KX36, 10ns, Synchronous, CMOS, PQFP120, GREEN, TQFP-120
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合 符合 符合 符合 符合
零件包装代码 QFP QFP QFP QFP QFP QFP QFP QFP QFP
包装说明 QFP, GREEN, PLASTIC, QFP-132 QFP, LFQFP, QFP, GREEN, PLASTIC, QFP-132 LFQFP, QFP, LFQFP,
针数 132 132 132 120 132 132 120 132 120
Reach Compliance Code compliant compliant compliant compliant compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
最长访问时间 12 ns 12 ns 12 ns 12 ns 10 ns 10 ns 12 ns 10 ns 10 ns
其他特性 MAILBOX MAILBOX MAILBOX MAILBOX MAILBOX MAILBOX MAILBOX MAILBOX MAILBOX
周期时间 20 ns 20 ns 20 ns 20 ns 15 ns 15 ns 20 ns 15 ns 15 ns
JESD-30 代码 S-PQFP-G132 S-PQFP-G132 S-PQFP-G132 S-PQFP-G120 S-PQFP-G132 S-PQFP-G132 S-PQFP-G120 S-PQFP-G132 S-PQFP-G120
JESD-609代码 e3 e3 e3 e3 e3 e3 e3 e3 e3
长度 24.13 mm 24.13 mm 24.13 mm 14 mm 24.13 mm 24.13 mm 14 mm 24.13 mm 14 mm
内存密度 73728 bit 36864 bit 18432 bit 18432 bit 36864 bit 73728 bit 73728 bit 18432 bit 73728 bit
内存宽度 36 36 36 36 36 36 36 36 36
功能数量 1 1 1 1 1 1 1 1 1
端子数量 132 132 132 120 132 132 120 132 120
字数 2048 words 1024 words 512 words 512 words 1024 words 2048 words 2048 words 512 words 2048 words
字数代码 2000 1000 512 512 1000 2000 2000 512 2000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
组织 2KX36 1KX36 512X36 512X36 1KX36 2KX36 2KX36 512X36 2KX36
可输出 YES YES YES YES YES YES YES YES YES
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QFP QFP QFP LFQFP QFP QFP LFQFP QFP LFQFP
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK FLATPACK FLATPACK FLATPACK, LOW PROFILE, FINE PITCH FLATPACK FLATPACK FLATPACK, LOW PROFILE, FINE PITCH FLATPACK FLATPACK, LOW PROFILE, FINE PITCH
并行/串行 PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
峰值回流温度(摄氏度) 260 260 260 260 260 260 260 260 260
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 4.57 mm 4.57 mm 4.57 mm 1.6 mm 4.57 mm 4.57 mm 1.6 mm 4.57 mm 1.6 mm
最大供电电压 (Vsup) 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN MATTE TIN
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.635 mm 0.635 mm 0.635 mm 0.4 mm 0.635 mm 0.635 mm 0.4 mm 0.635 mm 0.4 mm
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30 30 30 30
宽度 24.13 mm 24.13 mm 24.13 mm 14 mm 24.13 mm 24.13 mm 14 mm 24.13 mm 14 mm
Base Number Matches 1 1 1 1 1 1 1 1 -
厂商名称 - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
【设计工具】【配置知识】Virtex-5_FPGA_的配置
配置方案 Xilinx 为终端用户提供了配置 Virtex-5 FPGA 所需的灵活性。Virtex-5 FPGA 支持以下方案: 串行 最简单的配置方案,串行吞吐量。 主串行 Xilinx FPGA 驱动 Xil ......
鑫海宝贝 FPGA/CPLD
MySQL创建者发起全球请愿 欲阻止甲骨文收购
甲骨文收购开源MySQL数据库,却引发了一场全球请愿。 看来,开源有时也未必是件好事。 在欧盟委员会和甲骨文有望达成协议批准该公司收购Sun及其MySQL数据库之际,MySQL的创建者蒙蒂·维 ......
bootloader 嵌入式系统
电子/电气工程师使用手册系列丛书(全5本)
继续给大家推荐精华资源,这次推荐的是日本OHM出版社的一个实用手册系列丛书,全套5本,内容包含电子、电工、电气、机电一体化、机械等内容,每一本都是大部头的手册,值得大家珍藏。 ......
tiankai001 下载中心专版
触摸屏驱动问题, 无法双击
移植6.0的touch驱动, 基本搞定了, 现在的问题是: 左键双击不起作用, 单击没问题. 正常情况下,长按才是右击, 我的短按也会弹出快捷菜单. 第一次做touch的驱动,没经验, 请问大家这种 ......
shaohengwei 嵌入式系统
2道题,关于暂态稳定传输线建模的计算,大师帮忙解一啊,救急 救急!!!!!
第一题。 data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAosAAAF6CAYAAABxzBI2AAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsQAAA7EAZUrDhsAALcgSURBVHhe7N0JXE3pGwfw35UsuaEI ......
wang6905 综合技术交流
关于FPGA图像纠偏项目
有谁做过此类项目可以一起交流一下吗? ...
磨人的豆包 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2729  734  174  1178  2750  55  15  4  24  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved