电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

552AD000226DG

产品描述vcxo oscillators dual vcxo 7mmx5mm 6 pin (ncnr)
产品类别无源元件   
文件大小121KB,共15页
制造商Silicon
标准
下载文档 全文预览

552AD000226DG在线购买

供应商 器件名称 价格 最低购买 库存  
552AD000226DG - - 点击查看 点击购买

552AD000226DG概述

vcxo oscillators dual vcxo 7mmx5mm 6 pin (ncnr)

文档预览

下载PDF文档
Si 5 5 2
R
EVISION
D
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R Y S TA L
O
SCILLATOR
( V C X O ) 1 0 MH
Z TO
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
Ordering Information:
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 10.
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
FS
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si552
EEWORLD大学堂----Mentor Xpedition企业级PCB设计仿真方案介绍
Mentor Xpedition企业级PCB设计仿真方案介绍:https://training.eeworld.com.cn/course/642...
chenyy 嵌入式系统
HOLTEK 半导体问题解答集
HOLTEK 半导体问题解答集...
lorant 嵌入式系统
硬件工程师考试
大家告诉我,这个考了有何作用!!! 题型复杂吗! 我后天考试啊!!!!!!求急...
bdywsled 嵌入式系统
收到EEWORLD 提供的开发板,但发现一个让我不满意的地方
今天一上班收到EEWORLD提供的TI的LM3S8962开发板包裹,拆开一看,两块开发板中,一块开发板的按键居然掉了,让我对TI的硬件做工的可靠性表示疑虑!照片如下:...
eeleader 微控制器 MCU
各位,请教一个问题,内存数据总线宽度(16/32)对CE有影响吗?非常感谢您!!
我有同样的两块开发板,所有硬件除了内存以外都相同。两块板子的内存大小都是64M,唯一的区别是内存数据总线宽度,一块是32bit的,一块是16bit的。 但是很奇怪,根据硬件的不同,无非是在bo ......
z997 嵌入式系统
基于机智云的懒人声控灯
这个灯怎么来的,源于一句话:“我有一个大胆的想法!!!”,应该是这样,然后就有了这个灯。差不多花了20天的时间,也没有20天,就是偶尔花点时间弄一下。先说下具体功能: 离线按钮控制开关 ......
z3512641347 创意市集

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 912  1653  51  2098  525  27  39  47  34  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved