电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AA500M000DG

产品描述standard clock oscillators single XO 6 pin 0.3ps RS jtr (ncnr)
产品类别无源元件   
文件大小127KB,共12页
制造商Silicon
标准
下载文档 全文预览

530AA500M000DG在线购买

供应商 器件名称 价格 最低购买 库存  
530AA500M000DG - - 点击查看 点击购买

530AA500M000DG概述

standard clock oscillators single XO 6 pin 0.3ps RS jtr (ncnr)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
给位大佬求助啊
FB50是什么啊,望请告知。谢谢 ...
慕小蕾 stm32/stm8
想熟悉430的各种中断,各位大虾有什么好介绍???
本人对于430的中断基本没有什么了解。。。...
莫华健 微控制器 MCU
今天可是SOSO的生日啊
同志们,今天SOSO过生日,具体芳龄几许我就不说了。但我透露一个细节,今天那个最该在她身边的人不在。还是送上我们的祝福吧。...
向农 聊聊、笑笑、闹闹
wince下怎么删除文件碎片和查看磁盘空间
如题,希望大家帮帮。用c#实现,有源码最好了...
usbabc 嵌入式系统
AM335X运行Windows Embedded Compact (WEC) 7.0 BSP
系统说明Windows 7 32bit读卡器SanDisk Class 4 8G tf 卡1.AM335X 资源指南1104093.版本7.01104104.注册及登陆1104115.注册Email收到ftp登陆名及密码Thanks for your interest in Adeneo ......
蓝雨夜 DSP 与 ARM 处理器
基于LonWorks的在系统编程技术
摘要:LonWorks技术的应用使得在系统编程的内涵得以更充分的体现。本文在概要介绍ISP以及LonWorks技术的基础上,详细说明采用基于Neuron芯片的控制节点实现对CPLD进行在系统编程的具体方法。 ......
kandy2059 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1353  1830  2160  163  1677  27  35  12  48  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved