电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AC172M000DG

产品描述standard clock oscillators single XO 6 pin 0.3ps RS jtr (ncnr)
产品类别无源元件   
文件大小127KB,共12页
制造商Silicon
标准
下载文档 全文预览

530AC172M000DG在线购买

供应商 器件名称 价格 最低购买 库存  
530AC172M000DG - - 点击查看 点击购买

530AC172M000DG概述

standard clock oscillators single XO 6 pin 0.3ps RS jtr (ncnr)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
【水果大战】树莓派2 VS 香橙派 VS 香蕉Pro——开源平台大混战
开源平台哪家强?{:1_136:} 【水果大战】树莓派2 VS 香橙派 VS 香蕉Pro:https://training.eeworld.com.cn/course/1919 树莓派2代的Model B采用Broadcom BCM2836 900MHz的四核SoC,1GB内存 ......
chenyy DIY/开源硬件专区
求解这个传感器温度补偿原理
求解他的补偿原理是什么样的 ...
qw1525296252 MEMS传感器
用熟悉的方式,快速实现每一个想法!机智云Gokit3免费测评试用
本次活动开发板:Gokit3 来自:机制云(GizWits) 本次活动提供: 板卡数量:5个;其中Gokit3.0 (STM32底板):数量2;Gokit3.0(arduino底板):数量3 感兴趣,等不及的网友也 ......
okhxyyo 国产芯片交流
2440ce5的bsp移植到ce6的SMFLASH问题
ce5下bsp是好的,移植到ce6下,eboot已经搞好,烧录nk后,打印如下消息: Error Reporting Memory Reserved, dump size = 00020000 Setting up softlog at 0x83edc000 for 0x800 entries B ......
zzxxzz 嵌入式系统
【EEWORLD】救火车和你一起学ARM系列活动全部地址链接
恭喜救火车已经注册公司,全称是秦皇岛千目电子有限公司。 【EEWORLD】救火车和你一起学ARM系列活动之一(发起活动和组建工作环境) 【EEWORLD】救火车和你一起学ARM系列活动之二(最小系统电 ......
救火车 单片机
请大家推荐几本Wince 6.0开发的好书
如题,就是那种讲的比较深入的书。我这里有《Windows CE实用开发技术》是针对Wince5.0的书籍。谢谢各位高手了...
limaobin 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 431  1382  733  365  1502  14  37  55  4  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved