电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530PC150M000DG

产品描述standard clock oscillators sngl XO 6 pin 7mm x 5mm (ncnr)
产品类别无源元件   
文件大小127KB,共12页
制造商Silicon
标准
下载文档 全文预览

530PC150M000DG在线购买

供应商 器件名称 价格 最低购买 库存  
530PC150M000DG - - 点击查看 点击购买

530PC150M000DG概述

standard clock oscillators sngl XO 6 pin 7mm x 5mm (ncnr)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
东芝光电继电器TLP3547——上电掉电自动测试
本帖最后由 reayfei 于 2018-10-12 01:06 编辑 刚在网上看到TOSHIBA有光继电器的产品后,就非常感兴趣, 马上申请一个,正好想制作一个自动化的的测试设备 (实现给实验板上电掉电以及多个 ......
reayfei 东芝光电继电器TLP3547评测
对不起应届的同学们了,我做了件有明显歧视倾向的事
托大家的帮助,EEWORLD今年发展得还成,希望明年大力发展,所以需要招聘。我跟我们负责筛选简历的同事说了,这一次应届的简历坚决不要给我了,不管是哪所大学毕业的都不要。 如果是应届的或毕 ......
向农 工作这点儿事
EEWORLD大学堂----智能拐杖
智能拐杖:https://training.eeworld.com.cn/course/4056...
李炳1991 单片机
MSP-GANG烧录序列号问题
MSP-GANG是否具有烧录序列号的功能,不仅仅是针对F5X F6X系列的MCU,F2X系列,F1X也需要该功能。是否有相关的解决办法。类似可以设置烧录的序列号构成、初始地址,占用字节长度等功能的自定义烧 ......
fish001 微控制器 MCU
基于运算放大器和模拟集成电路的电路设计配套答案及勘误表
基于运算放大器和模拟集成电路的电路设计配套答案...
lixiaohai8211 模拟电子
MSP430的中断优先级、打开关闭、中断嵌套
优先级顺序从高到低为: PORT2_VECTOR (1 * 2u) /* 0xFFE2 Port 2 */ PORT1_VECTOR (4 * 2u) /* 0xFFE8 Port 1 */ TIMERA1_VECTOR (5 * 2u) /* 0xFFEA Timer A CC1-2, TA */ ......
fish001 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 147  586  2647  2441  327  54  58  14  2  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved