电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530CC128M910DG

产品描述standard clock oscillators single XO 6 pin 0.3ps RS jtr (ncnr)
产品类别无源元件   
文件大小127KB,共12页
制造商Silicon
标准
下载文档 全文预览

530CC128M910DG在线购买

供应商 器件名称 价格 最低购买 库存  
530CC128M910DG - - 点击查看 点击购买

530CC128M910DG概述

standard clock oscillators single XO 6 pin 0.3ps RS jtr (ncnr)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
大家讨论一下电子技术课程设计的项目问题
本帖最后由 paulhyde 于 2014-9-15 09:26 编辑 如题,电子技术课程设计的项目问题一直困扰,想分三种类型,一种就是“合格”标准的题目,一种“良好”标准,一种“优秀”标准,可就是确定不了 ......
yadjt 电子竞赛
msp430 产生正弦波 DA转换的,谢谢
msp430 产生正弦波 DA转换的,谢谢...
suhang 微控制器 MCU
TI又出新款LaunchPad了!
TI又出新款LaunchPad了! 185905 ...
蓝雨夜 微控制器 MCU
淘了几个便宜万用表
淘了几个便宜万用表,预备改装一下,等到了给大家分享一下。 646698 ...
dcexpert 淘e淘
初学者,请教下430中的pringtf怎么调试呢
我用的IAR,f5438开发板下面那个printf不知道打印到哪里去了?求指点; #include "msp430x54x.h" #include "stdio.h" //************************************************************* ......
yangxf1217 微控制器 MCU
炼狱传奇-赋值语句之战
Verilog HDL语言中存在两种赋值语言:● 非阻塞型赋值语句● 阻塞型赋值语句 1. 非阻塞型语句以赋值操作符“...
梦翼师兄 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 473  694  1226  1505  1784  42  33  7  50  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved