电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550CD74M2500DG

产品描述standard clock oscillators single vcxo 6 pin 0.5ps RS jtr (ncnr)
产品类别无源元件   
文件大小327KB,共15页
制造商Silicon
标准
下载文档 全文预览

550CD74M2500DG在线购买

供应商 器件名称 价格 最低购买 库存  
550CD74M2500DG - - 点击查看 点击购买

550CD74M2500DG概述

standard clock oscillators single vcxo 6 pin 0.5ps RS jtr (ncnr)

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
stm32向量表项的第一项为什么是栈顶地址
stm32向量表项的第一项为什么是栈顶地址,有什么用?...
xinbako stm32/stm8
大家实际测的FAT16文件系统写Nand Flash速率一般为多大?
我们的方案:DM320+K9WAG08U1A(2k page programe time : 200μs(Typ.)),Linux 2.6+FAT16(用户数据区),刚开始时速度500KB/Sec,后面我们改进了MTD驱动,目前速度是2.5MB/Sec左右,但是我们见过更 ......
yanglilong 嵌入式系统
【小白求助】使用FATFS创建多个不同的文件的问题
各位大佬,问题如下: 1 对一个文件,按照“ 挂载工作区 + 打开并创建文件 +向文件写入数据 + 关闭文件 +关闭工作区”的顺序进行操作。 2 对这个文件操作过程中,对其它文件完 ......
吾名无花果树 编程基础
EEWORLD大学堂----EDA技术与实验 哈工大 朱敏
EDA技术与实验 哈工大 朱敏 :https://training.eeworld.com.cn/course/5443?EDA技术是指电子设计自动化(Electronic Design Automation)技术。它是以计算机为工作平台,融合应用电子技术、计算 ......
Lemontree 嵌入式系统
大家看看这个图怎么实现1秒自加显示!
29404 先试着把原理说下 谢谢...
lixinsir FPGA/CPLD
求助-mini2440入门搭linux启动不了 uncompressing linux
213395 选择nand flash启动 出现如上情况 本人菜鸟,刚入门还不太懂 请各位帮忙 ...
常见泽1 Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 613  841  2666  1577  2468  41  3  4  56  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved