电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550CG10M0000DG

产品描述vcxo oscillators sngl vcxo 6 pin 7mm x 5mm (ncnr)
产品类别无源元件   
文件大小109KB,共15页
制造商Silicon
标准
下载文档 全文预览

550CG10M0000DG在线购买

供应商 器件名称 价格 最低购买 库存  
550CG10M0000DG - - 点击查看 点击购买

550CG10M0000DG概述

vcxo oscillators sngl vcxo 6 pin 7mm x 5mm (ncnr)

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
关于DDS的设计
急救!!!!!!!!!那位大侠有关于DDS应用于跳频发生器的一些设计方案?...
359677315 工业自动化与控制
STC单片机多路AD转换问题???
最近在学习STC12C2052AD单片机。我分别用2个电位器调节2路ADC转换后输出2路PWM信号调节LED灯的亮度, 可是只有P1.7口可以调节,而且是同时调节2个LED的亮度,P1.6口不起作用, 现在把程序贴出 ......
zhangli7322 单片机
电路图中是否可以得到串口通信地址的信息?
去面试 要求给一个测控系统写个小程序 只给了一个电路图 而且给时文件没后缀 千辛万苦才知道是用DXP打开的 文件名称为GM-808 是一个 深圳杰曼 称重仪表 问各位大大 是否在GM808.sch文件中找 ......
jinwancai 嵌入式系统
vxworks下怎样修改网卡驱动程序fei82557end.c是网卡工作在混杂模式?
fei82557end.c驱动程序在 http://www.hackchina.com/en/r/30372/fei82557End.c__html 页面下。修改驱动程序后编译,更新库文件,制作bootrom和vxworks后是不是可以直接open网卡,read数据包?...
jgzhen125 实时操作系统RTOS
怎么将数据存储器8100H-817F的内容送到8000H-807FH中?
用TMS320F240为CPU,用C语言编写。...
面纱如雾 DSP 与 ARM 处理器
BYTE是怎么用的啊
如题,谢谢各位指点...
zhangsf 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 599  163  72  182  2664  29  38  44  14  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved