电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550CM27M0000DG

产品描述vcxo oscillators single vcxo 6 pin 0.5ps RS jtr (ncnr)
产品类别无源元件   
文件大小109KB,共15页
制造商Silicon
标准
下载文档 全文预览

550CM27M0000DG概述

vcxo oscillators single vcxo 6 pin 0.5ps RS jtr (ncnr)

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1.4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
6
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.1 4/13
Copyright © 2013 by Silicon Laboratories
Si550
我昨天发了一个招聘信息的帖子谁手那么欠直接给删除了??
我昨天发了一个招聘信息的帖子谁手那么欠直接给删除了?? 招聘信息对工程师来说不是好消息吗?? 你不需要别人难道不需要吗?...
myqrennsky 嵌入式系统
GPS设计之EMI
由于GPS信号极其微弱,新产品研发过程就是一个不断规避和降低EMI的过程。如果制定EMI对策仅仅以通过某些标准为目标,那将产生一个非常失败的产品。个人的设计目标是当GPS工作时,在1575.42MHz± ......
szglmjh PCB设计
JT-3000型GPRS-DTU
JT-3000型GPRS-DTU 2010-1-11 一、产品成品图 二、产品介绍 1.内部集成TCP/IP协议栈 DTU内部封装了PPP拨号协议以及TCP/IP协议栈并且具有嵌入式操作系统,具备无线拨号上网以及TCP/IP数据 ......
taipingjia ARM技术
MSP430G2231好像少了什么?
买的lanunpad,单片机好像一个供电,一个接地就能工作了。 是不是这样啊,不用上电复位电路,也没有时钟电路...
smallbird 微控制器 MCU
SensorTag 【智能风铃】 设计第一弹~ 设计方案的选择
嘿嘿,由于之前只是把上位机做了一下,其他事情又比较多,还没有开始发进度,现在要开始补上之前落下的周进度啦~但愿还能赶上.... {:1_145:} 我设想的是做一个电脑上(或者是手机上, ......
anqi90 无线连接
图片讲解--华为BWS1600G
35033 35034 35035 35036...
fish001 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1017  1019  749  1499  2682  36  28  20  32  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved