电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS880F18CT-5T

产品描述Cache SRAM, 512KX18, 5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小330KB,共23页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS880F18CT-5T概述

Cache SRAM, 512KX18, 5ns, CMOS, PQFP100, TQFP-100

GS880F18CT-5T规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码QFP
包装说明LQFP, QFP100,.63X.87
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH ARCHITECTURE, IT ALSO OPERATES WITH 3 V TO 3.6 V SUPPLY
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2.5/3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.025 A
最小待机电流2.3 V
最大压摆率0.15 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS880F18/32/36CT-xxx
100-Pin TQFP
Commercial Temp
Features
• Flow Through mode operation; Pin 14 = No Connect
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• RoHS-compliant 100-lead TQFP package available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
4.5 ns–7.5 ns
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Designing For Compatibility
The JEDEC standard for Burst RAMS calls for a FT mode pin
option on Pin 14. Board sites for flow through Burst RAMS
should be designed with V
SS
connected to the FT pin location
to ensure the broadest access to multiple vendor sources.
Boards designed with FT pin pads tied low may be stuffed with
GSI’s pipeline/flow through-configurable Burst RAMs or any
vendor’s flow through or configurable Burst SRAM. Boards
designed with the FT pin location tied high or floating must
employ a non-configurable flow through Burst RAM, like this
RAM, to achieve flow through functionality.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS880F18/32/36CT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS880F18/32/36CT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-4.5
Flow Through
2-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
4.5
4.5
180
205
-5
5.0
5.0
165
190
-5.5
5.5
5.5
160
180
-6.5
6.5
6.5
140
160
-7.5
7.5
7.5
128
145
Unit
ns
ns
mA
mA
Rev: 1.04 7/2012
1/23
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
基于STM32和汉枫LPB100无线WIFI模块的家电状态显示及控制系统
基于STM32和汉枫LPB100无线WIFI模块的家电状态显示及控制系统 家电状态显示及控制系统分为中央控制系统和安防子系统 中央控制系统采用STM32F103C8T6+汉枫LPB100为主要控制。 使用OLED作为家电 ......
z3512641347 stm32/stm8
DIY VGA活动硬件功能确定与原理图讨论
11月24日 -硬件原理图,欢迎讨论 https://bbs.eeworld.com.cn/thread-90402-1-1.html ----------------------------------------------------------------------------- STM32 & A ......
tzenmelew DIY/开源硬件专区
F28335的捕获模块用于PWM功能,遇到一个问题
如题,我将CAP配置为PWM功能,中断方式,定义了一个软件计数器用来对这个CAP中断次数计数,到达需要的次数后就对CAP3和CAP4两个寄存器清零,这样可以做到对输出的PWM脉冲个数进行控制,我在一个 ......
asdmaill 微控制器 MCU
芯片封装方式大全
各种 IC 封装形式 按用途分类 集成电路按用途可分为电视机用集成电路。音响用集成电路、影碟机用集成电路、录像机用集 成电路、电脑(微机)用集成电路、电子琴用集成电路、通 ......
阿亮33 综合技术交流
高价悬赏~!!!之前图没上~现在补上了
大家好!本人有个功能想要实现,无奈自己现在单片机软件还是一头雾水,特向各位大侠求助~需要实现的功能是这样的: 如图,在控制端获取键盘鼠标的操作,然后通过USB或者网线输出,经过转换 ......
hxy9983 DIY/开源硬件专区
请高手推荐基本嵌入式的入门书籍和学习方法
本人研一,学过C,VC++,数电,模电,微机原理,电路分析,都学得不怎么好。现在想搞嵌入式,在这种情况下,我该怎样选书,怎么打基础才能快速入门?是否有仿真软件可以做实验? 谢谢...
northplain 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1972  2426  1158  1542  28  40  49  24  32  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved