电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

W632GG6MB09J

产品描述SDRAM - DDR3 存储器 IC 2Gb 并联 1.067 GHz 20 ns 96-VFBGA(7.5x13)
产品类别半导体    存储器   
制造商Winbond(华邦电子)
官网地址http://www.winbond.com.tw
标准
下载文档 详细参数 全文预览

W632GG6MB09J概述

SDRAM - DDR3 存储器 IC 2Gb 并联 1.067 GHz 20 ns 96-VFBGA(7.5x13)

W632GG6MB09J规格参数

参数名称属性值
类别
厂商名称Winbond(华邦电子)
包装托盘
存储器类型易失
存储器格式DRAM
技术SDRAM - DDR3
存储容量2Gb
存储器组织128M x 16
存储器接口并联
时钟频率1.067 GHz
写周期时间 - 字,页15ns
访问时间20 ns
电压 - 供电1.425V ~ 1.575V
工作温度-40°C ~ 105°C(TC)
安装类型表面贴装型
封装/外壳96-VFBGA
供应商器件封装96-VFBGA(7.5x13)
基本产品编号W632GG6

文档预览

下载PDF文档
W632GG6MB
16M
8 BANKS
16 BIT DDR3 SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
8.
8.1
8.2
GENERAL DESCRIPTION ................................................................................................................... 5
FEATURES ........................................................................................................................................... 5
ORDER INFORMATION ....................................................................................................................... 6
KEY PARAMETERS ............................................................................................................................. 7
BALL CONFIGURATION ...................................................................................................................... 8
BALL DESCRIPTION ............................................................................................................................ 9
BLOCK DIAGRAM .............................................................................................................................. 11
FUNCTIONAL DESCRIPTION ............................................................................................................ 12
Basic Functionality .............................................................................................................................. 12
RESET and Initialization Procedure .................................................................................................... 12
8.2.1
Power-up Initialization Sequence ..................................................................................... 12
8.2.2
Reset Initialization with Stable Power .............................................................................. 14
Programming the Mode Registers....................................................................................................... 15
8.3.1
Mode Register MR0 ......................................................................................................... 17
8.3.1.1
Burst Length, Type and Order ................................................................................ 18
8.3.1.2
CAS Latency........................................................................................................... 18
8.3.1.3
Test Mode............................................................................................................... 19
8.3.1.4
DLL Reset............................................................................................................... 19
8.3.1.5
Write Recovery ....................................................................................................... 19
8.3.1.6
Precharge PD DLL ................................................................................................. 19
8.3.2
Mode Register MR1 ......................................................................................................... 20
8.3.2.1
DLL Enable/Disable ................................................................................................ 20
8.3.2.2
Output Driver Impedance Control ........................................................................... 21
8.3.2.3
ODT RTT Values .................................................................................................... 21
8.3.2.4
Additive Latency (AL) ............................................................................................. 21
8.3.2.5
Write leveling .......................................................................................................... 21
8.3.2.6
Output Disable ........................................................................................................ 21
8.3.3
Mode Register MR2 ......................................................................................................... 22
8.3.3.1
Partial Array Self Refresh (PASR) .......................................................................... 23
8.3.3.2
CAS Write Latency (CWL) ...................................................................................... 23
8.3.3.3
Auto Self Refresh (ASR) and Self Refresh Temperature (SRT) ............................. 23
8.3.3.4
Dynamic ODT (Rtt_WR) ......................................................................................... 23
8.3.4
Mode Register MR3 ......................................................................................................... 24
8.3.4.1
Multi Purpose Register (MPR) ................................................................................ 24
No OPeration (NOP) Command .......................................................................................................... 25
Deselect Command............................................................................................................................. 25
DLL-off Mode ...................................................................................................................................... 25
DLL on/off switching procedure ........................................................................................................... 26
8.7.1
DLL “on” to DLL “off” Procedure ....................................................................................... 26
8.7.2
DLL “off” to DLL “on” Procedure ....................................................................................... 27
Input clock frequency change ............................................................................................................. 28
8.8.1
Frequency change during Self-Refresh............................................................................ 28
8.8.2
Frequency change during Precharge Power-down .......................................................... 28
Write Leveling ..................................................................................................................................... 30
8.9.1
DRAM setting for write leveling & DRAM termination function in that mode .................... 31
8.3
8.4
8.5
8.6
8.7
8.8
8.9
Publication Release Date: Nov. 22, 2017
Revision: A02
-1-
msp430g2553头文件
msp430g2553头文件 ...
老好人小童鞋 微控制器 MCU
求解,USBD12读取到的ID为什么是0X1212
我买的一本《圈圈教你玩USB》这本书上的光盘历程程序,随书赠送的PCB,但是读取到的ID号却是0X1212,书上说正确的ID应该是0X1012,求解释为什么?是不是芯片坏了?...
lanka 单片机
光电计数电路图
如图所示电路,当光敏三极管VT1接收到红外发光二极管射来的红外光线时,VT1导通,比较器IC2-B的反相输入端6脚为低电平,7脚输出高电平,加到比较器IC2-A的反相输入端,使1脚输出低电平,则光电 ......
探路者 消费电子
Altera公司与TSMC采用CoWoS生产技术
Altera公司与TSMC宣布,采用TSMC CoWoS生产技术共同开发全球首颗能够整合多元芯片技术的三维集成电路(Heterogeneous 3DIC) 测试芯片,此项创新技术系将模拟、逻辑及内存等各种不同芯片技术堆 ......
wstt FPGA/CPLD
xadc温度监测的疑问
新手,最近正在调xilinx k7的xadc,想把片内温度读出来。使用的是UG480里面的例子,温度已能读出,读出的数值跟jtag上显示的一样。但是发现读出来的温度没有变化,比如最开始是40度,就一直是40 ......
hjb3210 FPGA/CPLD
华为前员工揭密华为内部薪资待遇真相(转帖)
编者按:该稿件为华为前员工按照不同部门揭示华为内部薪资待遇问题,相信对于一直想要介入华为这个大企业的个人以及各位同行的人事部门朋友们一个很好的参考。   我的情况:1978年生,北 ......
songbo 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2364  2169  2239  1699  1071  48  44  46  35  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved