电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

W948D6KBHX6E TR

产品描述SDRAM - 移动 LPDDR 存储器 IC 256Mb(16M x 16) 并联 166 MHz 5 ns 60-VFBGA(8x9)
产品类别半导体    存储器   
文件大小1MB,共57页
制造商Winbond(华邦电子)
官网地址http://www.winbond.com.tw
标准
下载文档 详细参数 全文预览

W948D6KBHX6E TR概述

SDRAM - 移动 LPDDR 存储器 IC 256Mb(16M x 16) 并联 166 MHz 5 ns 60-VFBGA(8x9)

W948D6KBHX6E TR规格参数

参数名称属性值
类别
厂商名称Winbond(华邦电子)
包装卷带(TR)
存储器类型易失
存储器格式DRAM
技术SDRAM - 移动 LPDDR
存储容量256Mb(16M x 16)
存储器接口并联
时钟频率166 MHz
写周期时间 - 字,页15ns
访问时间5 ns
电压 - 供电1.7V ~ 1.95V
工作温度-25°C ~ 85°C(TC)
安装类型表面贴装型
封装/外壳60-TFBGA
供应商器件封装60-VFBGA(8x9)
基本产品编号W948D6

文档预览

下载PDF文档
W948D6KBHX
256Mb Mobile LPDDR
Table of Contents-
1.
2.
3.
4.
5.
GENERAL DESCRIPTION ................................................................................................................................. 4
FEATURES ........................................................................................................................................................ 4
ORDER INFORMATION .................................................................................................................................... 4
BALL CONFIGURATION .................................................................................................................................... 5
BALL DESCRIPTION ......................................................................................................................................... 6
5.1
Signal Descriptions ............................................................................................................................... 6
5.2
Addressing Table ................................................................................................................................. 7
6. BLOCK DIAGRAM.............................................................................................................................................. 8
6.1
Block Diagram ...................................................................................................................................... 8
6.2
Simplified State Diagram ...................................................................................................................... 9
7. FUNCTIONAL DESCRIPTION ......................................................................................................................... 10
7.1
Initialization......................................................................................................................................... 10
7.1.1
Initialization Flow Diagram.................................................................................................... 11
7.1.2
Initialization Waveform Sequence ........................................................................................ 12
7.2
Mode Register Set Operation ............................................................................................................. 12
7.3
Mode Register Definition .................................................................................................................... 13
7.3.1
Burst Length ......................................................................................................................... 13
7.3.2
Burst Definition ..................................................................................................................... 14
7.3.3
Burst Type ............................................................................................................................ 15
7.3.4
Read Latency ....................................................................................................................... 15
7.4
Extended Mode Register Description ................................................................................................. 15
7.4.1
Extended Mode Register Definition ...................................................................................... 16
7.4.2
Partial Array Self Refresh ..................................................................................................... 16
7.4.3
Automatic Temperature Compensated Self Refresh ............................................................ 16
7.4.4
Output Drive Strength ........................................................................................................... 16
7.5
Status Register Read ......................................................................................................................... 17
7.5.1
SRR Register Definition........................................................................................................ 17
7.5.2
Status Register Read Timing Diagram ................................................................................. 18
7.6
Commands ......................................................................................................................................... 19
7.6.1
Basic Timing Parameters for Commands ............................................................................. 19
7.6.2
Truth Table – Commands ..................................................................................................... 19
7.6.3
Truth Table - DM Operations ................................................................................................ 20
7.6.4
Truth Table – CKE................................................................................................................ 20
7.6.5
Truth Table - Current State Bank n - Command to Bank n ................................................... 21
7.6.6
Truth Table - Current State Bank n, Command to Bank m ................................................... 22
8. OPERATION .................................................................................................................................................... 24
8.1
Deselect ............................................................................................................................................. 24
8.2
No Operation ...................................................................................................................................... 24
8.2.1
NOP Command .................................................................................................................... 24
8.3
Mode Register Set .............................................................................................................................. 25
8.3.1
Mode Register Set Command .............................................................................................. 25
8.3.2
Mode Register Set Command Timing .................................................................................. 25
8.4
Active.................................................................................................................................................. 26
8.4.1
Active Command .................................................................................................................. 26
8.4.2
Bank Activation Command Cycle ......................................................................................... 27
Publication Release Date: Jul. 07, 2017
Revision: A01-002
-1-

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2638  381  2271  1895  2849  54  8  46  39  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved