电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY2SSTV855ZXI

产品描述存储器,DDR,SDRAM 时钟缓冲器/驱动器,多路复用器 IC 170MHz 1 输出 28-TSSOP
产品类别半导体    时钟与计时   
文件大小68KB,共6页
制造商Silicon Labs(芯科实验室)
官网地址https://www.silabs.com
下载文档 详细参数 全文预览

CY2SSTV855ZXI在线购买

供应商 器件名称 价格 最低购买 库存  
CY2SSTV855ZXI - - 点击查看 点击购买

CY2SSTV855ZXI概述

存储器,DDR,SDRAM 时钟缓冲器/驱动器,多路复用器 IC 170MHz 1 输出 28-TSSOP

CY2SSTV855ZXI规格参数

参数名称属性值
类别
厂商名称Silicon Labs(芯科实验室)
系列Spread Aware™
包装管件
\u96F6\u4EF6\u72B6\u6001\u505C\u4EA7
PLL
主要用途存储器,DDR,SDRAM
输入时钟
输出SSTL
比率 - 输入:输出1:4
差分 - 输入:输出是/是
频率 - 最大值170MHz
电压 - 供电2.375V ~ 2.625V
工作温度-40°C ~ 85°C
安装类型表面贴装型
封装/外壳28-TSSOP(0.173",4.40mm 宽)
供应商器件封装28-TSSOP
电路数1
基本产品编号CY2SSTV855

文档预览

下载PDF文档
CY2SSTV855
Differential Clock Buffer/Driver
Features
• Phase-locked loop (PLL) clock distribution for Double
Data Rate Synchronous DRAM applications
• 1:5 differential outputs
• External feedback pins (FBINT, FBINC) are used to
synchronize the outputs to the clock input
• SSCG: Spread Aware™ for electromagnetic
interference (EMI) reduction
• 28-pin TSSOP package
• Conforms to JEDEC DDR specifications
Functional Description
The CY2SSTV855 is a high-performance, very-low-skew,
very-low-jitter zero-delay buffer that distributes a differential
clock input pair (SSTL_2) to four differential (SSTL_2) pairs of
clock outputs and one differential pair of feedback clock
outputs. In support of low power requirements, when
power-down is HIGH, the outputs switch in phase and
frequency with the input clock. When power-down is LOW, all
outputs are disabled to a high-impedance state and the PLL is
shut down.
The device supports a low-frequency power-down mode.
When the input is < 20 MHz, the PLL is disabled and the
outputs are put in the Hi-Z state. When the input frequency is
> 20 MHz, the PLL and outputs are enabled.
When AVDD is tied to ground, the PLL is turned off and
bypassed with the input reference clock gated to the outputs.
The Cypress CY2SSTV855 is Spread Aware and supports
tracking of Spread Spectrum clock inputs to reduce EMI
Block Diagram
Pin Configuration
YT0
YC0
PWRDWN
AVDD
Powerdown
and test
logic
YT1
YC1
GND
YC0
YT0
VDDQ
GND
CLKINT
CLKINC
VDDQ
AVDD
AGND
VDDQ
YT1
YC1
GND
YT2
YC2
CLKINT
CLKINC
FBINT
FBINC
PLL
YT3
YC3
FBOUTT
FBOUTC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
GND
YC3
YT3
VDDQ
PWRDWN
FBINT
FBINC
VDDQ
FBOUTC
FBOUTT
VDDQ
YT2
YC2
GND
28-pin TSSOP
CY2SSTV855
......................... Document #: 38-07459 Rev. *F Page 1 of 6
400 West Cesar Chavez, Austin, TX 78701
1+(512) 416-8500
1+(512) 416-9669
www.silabs.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 953  1197  1966  43  2024  20  25  40  1  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved