电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

C8051F960-A-DK

产品描述C8051F96 - series 8051 MCU 8-位 评估板 - 嵌入式
产品类别开发板/开发套件/开发工具    开发板/开发套件   
文件大小3MB,共496页
制造商Silicon Labs(芯科实验室)
官网地址https://www.silabs.com
下载文档 详细参数 全文预览

C8051F960-A-DK在线购买

供应商 器件名称 价格 最低购买 库存  
C8051F960-A-DK - - 点击查看 点击购买

C8051F960-A-DK概述

C8051F96 - series 8051 MCU 8-位 评估板 - 嵌入式

C8051F960-A-DK规格参数

参数名称属性值
类别
厂商名称Silicon Labs(芯科实验室)
包装
板类型评估平台
类型MCU 8-位
核心处理器8051
使用的 IC/零件C8051F96
安装类型固定
内含物板,电缆,电源,USB 调试适配器编程器
基本产品编号C8051

文档预览

下载PDF文档
C8051F96x
Ultra Low Power 128K, LCD MCU Family
Ultra Low Power Consumption at 3.6V
-
130 µA/MHz Low-Power Active mode with dc-dc
enabled
-
110 nA sleep current w/ data retention; POR monitor
enabled
-
400 nA sleep mode with SmaRTClock
(internal LFO)
-
700 nA sleep mode with SmaRTClock (ext. crystal)
-
2 µs wakeup time; 1.5 µA analog settling time
12-Bit; 16 Ch. Analog-to-Digital Converter
-
Up to 75 ksps (12-bit mode) or 300 ksps
(10-bit mode)
-
External pin or internal VREF (no ext cap required)
-
On-chip voltage reference; 0.5x gain allows measur-
ing voltages up to twice the reference voltage
-
Autonomous burst mode with 16-bit auto-averaging
accumulator
-
Integrated temperature sensor
Two Low Current Comparators
-
Programmable hysteresis and response time
-
Configurable as wake-up or reset source
Internal 6-Bit Current Reference
-
Up to ±500 µA; source and sink capability
-
Enhanced resolution via PWM interpolation
Integrated LCD Controller
-
Supports up to 128 segments (32x4)
-
LCD controller consumes only 400 nA for 32-
segment static display
-
Integrated charge pump for contrast control
Metering-Specific Peripherals
-
DC-DC buck converter allows dynamic voltage
scaling for maximum efficiency (250 mW output)
-
Sleep-mode pulse accumulator with programmable
switch, de-bounce and pull-up control; interfaces
directly to metering sensor
Power On
Reset/PMU
Wake
Reset
-
Data Packet Processing Engine (DPPE) includes
hardware AES, DMA, CRC and encoding blocks for
acceleration of wireless protocols
High-Speed 8051 µC Core
-
Pipelined instruction architecture; executes 70% of
instructions in 1 or 2 system clocks
Memory
-
Up to 128 kB Flash; In-system programmable; Full
read/write/erase functionality over supply range
-
Up to 8 kB internal data RAM
Digital Peripherals
-
57 or 34 port I/O; All 5 V tolerant with high sink
current and programmable drive strength
-
Hardware SMBus™ (I
2
C™ Compatible), 2 x SPI™,
and UART serial ports available concurrently
-
Four general purpose 16-bit counter/timers
-
Programmable 16-bit counter/timer array with six
capture/compare modules and watchdog timer
Clock Sources
-
Precision Internal oscillator: 24.5 MHz, 2% accuracy
supports UART operation; spread-spectrum mode
for reduced EMI
-
Low power internal oscillator: 20 MHz
-
External oscillator: Crystal, RC, C, or CMOS Clock
-
SmaRTClock oscillator: 32 kHz Crystal or 16.4 kHz
internal LFO
On-Chip Debug
-
On-chip debug circuitry facilitates full-speed, non-
intrusive in-system debug (no emulator required)
-
Provides 4 breakpoints, single stepping
Packages
-
76-pin DQFN (6 x 6 mm)
-
40-pin QFN (6 x 6 mm)
-
80-pin TQFP (12 x 12 mm)
-
Temperature Range: –40 to +85 °C
Port I/O Configuration
P0.0/VREF
P0.1/AGND
P0.2/XTAL1
P0.3/XTAL2
P0.4/TX
P0.5/RX
P0.6/CNVSTR
P0.7
P1.0/PC0
P1.1/PC1
P1.2/XTAL3
P1.3/XTAL4
P1.4
P1.5/INT5
P1.6/INT6
P1.7
P2.0/SCK1
P2.1/MISO1
P2.2/MOSI1
P2.3/NSS1
P2.4
P2.5
P2.6
P2.7
32
CIP-51 8051
Controller Core
128k Byte ISP Flash
Program Memory
256 Byte SRAM
8092 Byte XRAM
Digital Peripherals
UART
Timers
0, 1, 2, 3
PCA/WDT
SMBus
Priority
Crossbar
Decoder
Port 0
Drivers
C2CK/RST
Debug /
Programming
Hardware
C2D
DMA
VBAT
VDC
VBAT
VDD
Analog
Power
SPI 0
SPI 1
(DMA Enabled)
CRC
Engine
AES
Engine
Encoder
VREG
Digital
Power
Port 1
Drivers
Crossbar Control
VBATDC
IND
GNDDC
DC/DC Buck
Converter
Precision
24.5 MHz
Oscillator
LCD Charge
Pump
XTAL1
XTAL2
Low Power
20 MHz
Oscillator
External
Oscillator
Circuit
Enhanced
smaRTClock
Oscillator
SYSCLK
SFR
Bus
LCD (up to 4x32)
EMIF
Pulse Counter
Port 2
Drivers
CAP
Analog Peripherals
Internal
VREF
External
VREF
A
M
U
X
VDD
VREF
Temp
Sensor
GND
CP0, CP0A
CP1, CP1A
+
-
P3-6
Drivers
P7
Driver
P3.0...P6.7
16
GND
XTAL3
XTAL4
12-bit
75ksps
ADC
P7.0/C2D
System Clock
Configuration
+
-
Comparators
Rev. 0.3 10/11
Copyright © 2011 by Silicon Laboratories
C8051F96x
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1347  673  142  2505  752  28  14  3  51  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved